

Data Sheet May 27, 2008 FN6656.1

# 1.5A Low Quiescent Current 1.6MHz High Efficiency Synchronous Buck Regulator

The ISL8009A is a high efficiency, monolithic, synchronous step-down DC/DC regulator that can deliver up to 1.5A continuous output current. It is optimized for generating low output voltages down to 0.8V. The supply voltage range of 2.7V to 5.5V, allows the use of single Li+cell, three NiMH cells or a regulated 5V input. The ISL8009A uses current mode control architecture to deliver very low duty cycle operation at high frequency with fast transient response and excellent loop stability. It has flexible operation mode selection of forced PWM mode and automatic PFM/PWM with as low as  $17\mu A$  quiescent current, achieving high power conversion efficiency under light load condition, hence maximizing battery life. High 1.6MHz pulse-width modulation (PWM) switching frequency allows the use of small external components.

The ISL8009A integrates a pair of low ON-resistance P-Channel and N-Channel internal MOSFETs to maximize efficiency and minimize external component count. The 100% duty-cycle operation allows less than 400mV dropout voltage at 1.5A output current.

The ISL8009A offers a 2ms Power-On-Reset (POR) timer at power-up. The timer output can be reset by RSI. When shutdown, ISL8009A discharges the output capacitor through a  $100\Omega$  resistor. Other features include internal digital soft-start, enable for power sequence, overcurrent protection, and thermal shutdown.

The ISL8009A is offered in a 2mmx3mm 8 Ld DFN package with 1mm maximum height. The complete converter occupies less than 1cm<sup>2</sup> area.

### Ordering Information

| PART NUMBER<br>(Note) | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG.# |
|-----------------------|-----------------|------------------------|----------------------|---------------|
| ISL8009AIRZ-T*        | 09A             | -40 to +85             | 8 Ld 2x3 DFN         | L8.2x3        |

<sup>\*</sup>Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

### **Features**

- High Efficiency Synchronous Buck Regulator with up to 95% Efficiency
- · 2ms Reset Timer
- 2.7V to 5.5V Supply Voltage
- 3% Output Accuracy Over-Temperature/Load/Line
- 1.5A Guaranteed Output Current
- 17µA Quiescent Supply Current in PFM Mode
- · Selectable Forced PWM Mode and PFM Mode
- Less Than 1µA Logic Controlled Shutdown Current
- 90% Maximum Duty Cycle for Lowest Dropout at 1.5A
- Internal Current Mode Compensation
- · Internal Digital Soft-Start
- · Peak Current Limiting, Short Circuit Protection
- Over-Temperature Protection
- Enable
- · Soft Discharge Disable
- Small 8 Ld 2mmx3mm DFN
- Pb-Free (RoHS Compliant)

### **Applications**

- DC/DC POL Modules
- μC/μP, FPGA and DSP Power
- Plug-in DC/DC Modules for Routers and Switchers
- · Portable Instruments
- Test and Measurement Systems

### **Pinout**

ISL8009A (8 LD DFN) TOP VIEW



### Absolute Maximum Ratings (Reference to GND)

| Supply Voltage (V <sub>IN</sub> ) | -0.3V to 6.5V |
|-----------------------------------|---------------|
| EN, RSI, SKIP, VFB, POR0.3V       | to VIN + 0.3V |
| LX                                | -1.5V to 6.5V |
| VFB                               | -0.3V to 2.7V |

### **Recommended Operating Conditions**

| VIN Supply Voltage Range  | $\dots 2.7 \mbox{V}$ to $5.5 \mbox{V}$ |
|---------------------------|----------------------------------------|
| Load Current Range        | 0A to 1.5A                             |
| Ambient Temperature Range | 40°C to +85°C                          |

### **Thermal Information**

| Thermal Resistance (Typical, Notes 1, 2) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|------------------------------------------|----------------------|----------------------|
| 8 Ld 2x3 DFN Package                     | 65                   | 6                    |
| Junction Temperature Range               | 55'                  | °C to +125°C         |
| Storage Temperature Range                | 65                   | °C to +150°C         |
| Pb-free reflow profile                   |                      | ee link below        |
| http://www.intersil.com/pbfree/Pb-FreeF  | Reflow.asp           |                      |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

- 1. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 2. For  $\theta_{\mbox{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 3. Limits established by characterization and are not production tested.

### **Electrical Specifications**

Typical specifications are measured at the following conditions:  $T_A = +25$ °C, EN = VIN, RSI = SKIP = 0V,  $V_{IN}$  = 5V, L = 2.2 $\mu$ H,  $C_1$  =  $C_2$  = 20 $\mu$ F,  $I_{OUT}$  = 0A to 1.5A, Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. See "Typical Applications" on page 8.

| PARAMETER                           | SYMBOL            | TEST CONDITIONS                                                                            | MIN   | TYP  | MAX   | UNITS |
|-------------------------------------|-------------------|--------------------------------------------------------------------------------------------|-------|------|-------|-------|
| INPUT SUPPLY                        | *                 |                                                                                            |       |      |       |       |
| VIN Undervoltage Lockout Threshold  | V <sub>UVLO</sub> | Rising                                                                                     | -     | 2.5  | 2.7   | V     |
|                                     |                   | Falling                                                                                    | 2.2   | 2.4  | -     | V     |
| Quiescent Supply Current            | I <sub>VIN</sub>  | SKIP = V <sub>IN</sub> , no load at the output                                             | -     | 17   | 30    | μΑ    |
|                                     |                   | SKIP = V <sub>IN</sub> , no load at the output and no switches switching, design info only | -     | 15   | -     | μA    |
|                                     |                   | SKIP = GND, no load at the output                                                          | -     | 3.7  | 6     | mA    |
| Shutdown Supply Current             | I <sub>SD</sub>   | V <sub>IN</sub> = 5.5V, EN = low                                                           | -     | 0.1  | 2     | μA    |
| OUTPUT REGULATION                   | "                 |                                                                                            |       | 1    |       |       |
| VFB Regulation Voltage              | $V_{VFB}$         |                                                                                            | 0.784 | 0.8  | 0.816 | V     |
| VFB Bias Current                    | I <sub>VFB</sub>  | VFB = 0.75V                                                                                | -     | 0.1  | -     | μA    |
| Output Voltage Accuracy             |                   | $V_{IN} = V_{O} + 0.5V$ to 5.5V, $I_{O} = 0A$ to 1A (Note 3)                               | -3    | -    | 3     | %     |
| Line Regulation                     |                   | $V_{IN} = V_{O} + 0.5V \text{ to } 5.5V \text{ (minimal } 2.7V)$                           | -     | 0.2  | -     | %/V   |
| COMPENSATION                        | "                 |                                                                                            |       |      |       |       |
| Error Amplifier Trans-Conductance   |                   | Adjustable version, design info only                                                       | -     | 20   | -     | μA/V  |
| LX                                  | "                 |                                                                                            |       |      |       |       |
| P-Channel MOSFET ON-Resistance      |                   | V <sub>IN</sub> = 5.5V, I <sub>O</sub> = 200mA                                             | -     | 0.12 | 0.22  | Ω     |
|                                     |                   | V <sub>IN</sub> = 2.7V, I <sub>O</sub> = 200mA                                             | -     | 0.16 | 0.27  | Ω     |
| N-Channel MOSFET ON-Resistance      |                   | V <sub>IN</sub> = 5.5V, I <sub>O</sub> = 200mA                                             | -     | 0.11 | 0.22  | Ω     |
|                                     |                   | V <sub>IN</sub> = 2.7V, I <sub>O</sub> = 200mA                                             | -     | 0.15 | 0.27  | Ω     |
| P-Channel MOSFET Peak Current Limit | I <sub>PK</sub>   |                                                                                            | 1.8   | 2.1  | 2.6   | Α     |
| LX Maximum Duty Cycle               |                   | I <sub>O</sub> = 1.5A                                                                      | 90    | -    | -     | %     |
| PWM Switching Frequency             | fS                |                                                                                            | 1.35  | 1.6  | 1.75  | MHz   |
| LX Minimum On-Time                  |                   | SKIP = low (forced PWM mode)                                                               | -     | 70   | 100   | ns    |
| Soft-Start-Up Time                  |                   |                                                                                            | -     | 1.1  | -     | ms    |

intersil FN6656.1 May 27, 2008

### **Electrical Specifications**

Typical specifications are measured at the following conditions:  $T_A = +25^{\circ}C$ , EN = VIN, RSI = SKIP = 0V,  $V_{IN} = 5V$ ,  $L = 2.2 \mu H$ ,  $C_1 = C_2 = 20 \mu F$ ,  $I_{OUT} = 0A$  to 1.5A, Parameters with MIN and/or MAX limits are 100% tested at  $+25^{\circ}C$ , unless otherwise specified. Temperature limits established by characterization and are not production tested. See "Typical Applications" on page 8. **(Continued)** 

| PARAMETER                                   | SYMBOL | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------------|--------|------------------------------------------|------|------|------|-------|
| Soft-Discharge Resistor                     |        | Enable = 0                               | 80   | 100  | 120  | Ω     |
| POR                                         |        |                                          |      |      | •    | •     |
| Output Low Voltage                          |        | Sinking 1mA, VFB = 0.7V                  | -    | -    | 0.3  | V     |
| Delay Time                                  |        |                                          | -    | 2    | -    | ms    |
| POR Pin Leakage Current                     |        | POR = VIN = 3.6V                         | -    | 0.01 | 0.1  | μA    |
| Minimum Supply Voltage for Valid POR Signal |        |                                          | 1.2  | -    | -    | V     |
| Internal PGOOD Low Rising Threshold         |        | Percentage of nominal regulation voltage | 89.5 | 92   | 94.5 | %     |
| Internal PGOOD Low Falling Threshold        |        | Percentage of nominal regulation voltage | 85   | 88   | 91   | %     |
| Internal PGOOD High Rising Threshold        |        | Percentage of nominal regulation voltage | 108  | 112  | 114  | %     |
| Internal PGOOD High Falling Threshold       |        | Percentage of nominal regulation voltage | 104  | 107  | 110  | %     |
| Internal PGOOD Delay Time                   |        |                                          | -    | 6.5  | -    | μs    |
| EN, SKIP, RSI                               |        |                                          |      |      |      |       |
| Logic Input Low                             |        |                                          | -    | -    | 0.4  | V     |
| Logic Input High                            |        |                                          | 1.4  | -    | -    | V     |
| Logic Input Leakage Current                 |        | Pulled up to 5.5V                        | -    | 0.1  | 1    | μΑ    |
| Thermal Shutdown                            |        |                                          | -    | 140  | -    | °C    |
| Thermal Shutdown Hysteresis                 |        |                                          | -    | 25   | -    | °C    |

### Pin Descriptions

### VIN

Input supply voltage. Connect a  $10\mu F$  ceramic capacitor to power ground.

#### ΕN

Regulator enable pin. Enable the output when driven to high. Shutdown the chip and discharge output capacitor when driven to low. Do not leave this pin floating.

### **POR**

2ms timer output. At power-up or EN HI, this output is a 2ms delayed Power-Good signal for the output voltage. This output can be reset by a low RSI signal. 2ms starts when RSI goes to high.

### **SKIP**

Mode Selection pin. Connect to logic high or input voltage VIN for PFM mode; connect to logic low or ground for forced PWM mode. Do not leave this pin floating.

#### LX

Switching node connection. Connect to one terminal of inductor.

### **GND**

System ground.

### **VFB**

Buck regulator output feedback. Connect to the output through a resistor divider for adjustable output voltage (ISL8009A-ADJ). For preset output voltage, connect this pin to the output.

### RSI

This input resets the 2ms timer. When the output voltage is within the PGOOD window, an internal timer is started and generates a POR signal 2ms later when RSI is low. A high RSI resets POR and RSI high to low transition restarts the internal counter if the output voltage is within the window, otherwise the counter is reset by the output voltage condition.

### **Exposed Pad**

The exposed pad must be connected to the GND pin for proper electrical performance. The exposed pad must also be connected to as much as possible for optimal thermal performance.

## **Typical Operating Performance** (Unless otherwise noted, operating conditions are: $T_A = +25^{\circ}C$ , $V_{VIN} = 5V$ , EN = VIN, RSI = SKIP = 0V, $L = 2.2\mu H$ , $C_1 = 20\mu F$ , $C_2 = 20\mu F$ , $I_{OUT} = 0A$ )



FIGURE 1. EFFICIENCY vs LOAD, V<sub>IN</sub> = 3.3V PWM



FIGURE 2. EFFICIENCY vs LOAD, V<sub>IN</sub> = 3.3V PFM



FIGURE 3. EFFICIENCY vs LOAD,  $V_{IN} = 5V$  PWM



FIGURE 4. EFFICIENCY vs LOAD, VIN = 5V PFM



FIGURE 5. V<sub>OUT</sub> REGULATION vs LOAD, V<sub>OUT</sub> = 1.2V



FIGURE 6. V<sub>OUT</sub> REGULATION vs LOAD, V<sub>OUT</sub> = 1.5V

FN6656.1 FN6956.1 May 27, 2008

## **Typical Operating Performance** (Unless otherwise noted, operating conditions are: $T_A = +25$ °C, $V_{VIN} = 5$ V, EN = VIN, RSI = SKIP = 0V, L = 2.2 $\mu$ H, $C_1 = 20\mu$ F, $C_2 = 20\mu$ F, $I_{OUT} = 0$ A) (Continued)



FIGURE 7. V<sub>OUT</sub> REGULATION vs LOAD, V<sub>OUT</sub> = 1.8V



FIGURE 8. V<sub>OUT</sub> REGULATION vs LOAD, V<sub>OUT</sub> = 2.5V



FIGURE 9. V<sub>OUT</sub> REGULATION VS LOAD, V<sub>OUT</sub> = 3.3V



FIGURE 10. POWER DISSIPATION vs LOAD, 1.6 MHz,  $V_{OUT} = 1.8V$ 



FIGURE 11. POWER DISSIPATION vs  $V_{IN}$  AT NO LOAD,  $V_{OUT} = 1.8V$ 



FIGURE 12. OUTPUT VOLTAGE REGULATION vs  $V_{\text{IN}}$  PWM MODE

 $\textbf{Typical Operating Performance} \text{ (Unless otherwise noted, operating conditions are: } T_{A} = +25^{\circ}\text{C}, \ V_{VIN} = 5\text{V, EN} = \text{VIN, RSI} = \text{SKIP} = 0\text{V, L} = 2.2 \mu\text{H, C}_{1} = 20 \mu\text{F, C}_{2} = 20 \mu\text{F, I}_{OUT} = 0\text{A}) \text{ (Continued)}$ 



FIGURE 13. OUTPUT VOLTAGE REGULATION vs V<sub>IN</sub> SKIP MODE



FIGURE 14. STEADY STATE OPERATION AT NO LOAD (PWM), 1µs/DIV



FIGURE 15. STEADY STATE OPERATION AT NO LOAD (PFM),  $1\mu s/DIV$ 



FIGURE 16. STEADY STATE OPERATION WITH FULL LOAD,  $1\mu s/DIV$ 



FIGURE 17. LOAD TRANSIENT (PWM), 200µs/DIV



FIGURE 18. LOAD TRANSIENT (PFM), 200µs/DIV

 $\textbf{Typical Operating Performance} \text{ (Unless otherwise noted, operating conditions are: } T_{A} = +25^{\circ}\text{C}, \ V_{VIN} = 5\text{V, EN} = \text{VIN, RSI} = \text{SKIP} = 0\text{V, L} = 2.2 \mu\text{H, C}_{1} = 20 \mu\text{F, C}_{2} = 20 \mu\text{F, I}_{OUT} = 0\text{A}) \text{ (Continued)}$ 



FIGURE 19. SOFT-START AT NO LOAD, 500µs/DIV



FIGURE 20. SOFT-START WITH PRE-BIASED 1V, 500µs/DIV



FIGURE 21. SOFT-START AT FULL LOAD, 500µs/DIV



FIGURE 22. OUTPUT SHORT CIRCUIT, 10.0µs/DIV



FIGURE 23. OUTPUT SHORT CIRCUIT RECOVERY, 500 µs/DIV

## **Typical Applications**



FIGURE 24. TYPICAL APPLICATION DIAGRAM

### **Block Diagram**



FIGURE 25. FUNCTIONAL BLOCK DIAGRAM

### Theory of Operation

The ISL8009A is a step-down switching regulator optimized for battery-powered handheld applications. The regulator operates at 1.6MHz fixed switching frequency under heavy load condition to allow small external inductor and capacitors to be used for minimal printed-circuit board (PCB) area. At light load, the regulator reduces the switching frequency, unless forced to the fixed frequency to minimize the switching loss and to maximize the battery life. The quiescent current when the output is not loaded is typically only  $17\mu A$ . The supply current is typically only  $0.1\mu A$  when the regulator is shutdown.

### **PWM Control Scheme**

The ISL8009A employes the current-mode pulse-width modulation (PWM) control scheme for fast transient response and pulse-by-pulse current limiting. Figure 25 shows the block diagram. The current loop consists of the oscillator, the PWM comparator COMP, the current sensing circuit, and the slope compensation for the current loop stability. The current sensing circuit consists of the resistance of the P-Channel MOSFET when it is turned on and the current sense amplifier CSA. The gain for the current sensing circuit is typically 0.4V/A. The control reference for the current loops comes from the error amplifier EAMP of the voltage loop.

The PWM operation is initialized by the clock from the oscillator. The P-Channel MOSFET is turned on at the beginning of a PWM cycle and the current in the MOSFET starts to ramp up. When the sum of the current amplifier CSA and the compensation slope (0.675V/µs) reach the control reference of the current loop, the PWM comparator COMP sends a signal to the PWM logic to turn off the P-MOSFET and to turn on the N-Channel MOSFET. The N-MOSFET stays on until the end of the PWM cycle. Figure 26 shows the typical operating waveforms during the PWM operation. The dotted lines illustrate the sum of the compensation ramp and the current-sense amplifier CSA output.

The output voltage is regulated by controlling the reference voltage to the current loop. The bandgap circuit outputs a 0.8V reference voltage to the voltage control loop. The feedback signal comes from the VFB pin. The soft-start block only affects the operation during the start-up and will be discussed separately. The error amplifier is a transconductance amplifier that converts the voltage error signal to a current output. The voltage loop is internally compensated with the 30pF and  $300 k\Omega$  RC network. The maximum EAMP voltage output is precisely clamped to the bandgap voltage (1.172V).



FIGURE 26. PWM OPERATION WAVEFORMS

### SKIP Mode

The ISL8009A enters a pulse-skipping mode at light load to minimize the switching loss by reducing the switching frequency. Figure 27 illustrates the skip-mode operation. A zero-cross sensing circuit shown in Figure 25 monitors the N-MOSFET current for zero crossing. When 8 consecutive cycles of the N-MOSFET crossing zero are detected, the regulator enters the skip mode. During the 8 detecting cycles, the current in the inductor is allowed to become negative. The counter is reset to zero when the current in any cycle does not cross zero.



FIGURE 27. SKIP MODE OPERATION WAVEFORMS

Once the skip mode is entered, the pulse modulation starts being controlled by the SKIP comparator shown in Figure 25. Each pulse cycle is still synchronized by the PWM clock. The P-MOSFET is turned on at the clock and turned off when its current reaches 20% of the current limit value (0.2V at the CSA output). As the average inductor current in each cycle is higher than the average current of the load, the output voltage rises cycle over cycle. When the output voltage reaches 1.5% above the nominal voltage, the P-MOSFET is turned off immediately and the inductor current is fully discharged to zero and stays at zero. The output voltage reduces gradually due to the load current discharging the output capacitor. When the output voltage drops to the nominal voltage, the P-MOSFET will be turned on again at the clock, repeating the previous operations.

The regulator resumes normal PWM mode operation when the output voltage drops 1.5% below the nominal voltage.

#### Mode Control

The ISL8009A has a SKIP pin that controls the operation mode. When the SKIP pin is driven to low or shorted to ground, the regulator operates in a forced PWM mode. The forced PWM mode remains the fixed PWM frequency at light load instead of entering the skip mode.

#### **Overcurrent Protection**

The overcurrent protection is realized by monitoring the CSA output with the OCP comparator, as shown in Figure 25. The current sensing circuit has a gain of 0.4V/A, from the N-MOSFET current to the CSA output. When the CSA output reaches 0.8V, (which is equivalent to 2A for the switch current) the OCP comparator is tripped to turn off the P-MOSFET immediately.

#### Short-Circuit Protection

A short-circuit protection SCP comparator monitors the VFB pin voltage for output short-circuit protection. When the VFB is lower than 0.2V, the SCP comparator forces the PWM oscillator frequency to drop to 1/3 of the normal operation value. This comparator is effective during start-up or an output short-circuit event.

### **RSI/POR Function**

When powering up, the open-collector Power-On-Reset output holds low for about 1ms after VO reaches the preset voltage. When the active-HI reset signal RSI is issued, POR goes to low immediately and holds for the same period of time after RSI comes back to LOW. The output voltage is unaffected (Figure 28). When the function is not used, connect RSI to ground and leave the pull-up resistor,  $R_1$ , open at the POR pin.

The POR output also serves as a 1ms delayed Power-Good signal when the pull-up resistor, R<sub>1</sub>, is installed. The RSI pin needs to be directly or indirectly through another resistor connected to ground for this to function properly.



FIGURE 28. RSI AND POR TIMING DIAGRAM

### **UVLO**

When the input voltage is below the undervoltage lock out (UVLO) threshold, the regulator is disabled.

### Soft-Start-Up

The soft start-up eliminates the in-rush current during the start-up. The soft-start block outputs a ramp reference to both the voltage loop and the current loop. The two ramps limit the inductor current rising speed as well as the output voltage speed so that the output voltage rises in a controlled fashion. At the very beginning of the start-up, the output voltage is less than 0.2V; hence the PWM operating frequency is 1/3 of the normal frequency.

### **Power MOSFETs**

The power MOSFETs are optimized for best efficiency. The ON-resistance for the P-MOSFET is typically  $120m\Omega$  and the ON-resistance for the N-MOSFET is typically  $110m\Omega$ .

### **Duty Cycle**

The ISL8009A features duty cycle operation to maximize the battery life. When the battery voltage drops to a level that the ISL8009A can no longer maintain the regulation at the output, the regulator completely turns on the P-MOSFET. The maximum drop out voltage under the duty-cycle operation is the product of the load current and the ON-resistance of the P-MOSFET.

#### Enable

The Enable (EN) input allows the user to control the turning on or off of the regulator for purposes such as power-up sequencing. When the regulator is enabled, there is typically a 600µs delay for waking up the bandgap reference, then the soft-start-up begins. When the regulator is disabled, the P-MOSFET and the N-MOSFET are turned off immediately. The  $100\Omega$  soft discharge resistor from LX to GDN is activated and pulls the output to 0V.

### Thermal Shutdown

The ISL8009A has built-in thermal protection. When the internal temperature reaches +140°C, the regulator is completely shutdown. As the temperature drops to +120°C, the ISL8009A resumes operation by stepping through a soft-start-up.

### Applications Information

### **Output Inductor and Capacitor Selection**

To consider steady state and transient operation, ISL8009A typically uses a 3.3µH output inductor. Higher or lower inductor values can be used to optimize the total converter system performance. For example, for higher output voltage 3.3V application, in order to decrease the inductor current ripple and output voltage ripple, the output inductor value can be increased. The inductor ripple current can be expressed in Equation 1:

$$\Delta I = \frac{V_O \cdot \left(1 - \frac{V_O}{V_{IN}}\right)}{L \cdot f_S}$$
 (EQ. 1)

The inductor's saturation current rating needs be at least larger than the peak current. The ISL8009A protects the typical peak current 2.1A. The saturation current needs to be over 2.4A for maximum output current application.

ISL8009A uses internal compensation network and the output capacitor value is dependant on the output voltage. The ceramic capacitor is recommended to be X5R or X7R. The recommended minimum output capacitor values are shown in Table 1.

TABLE 1. OUTPUT CAPACITOR VALUE vs VOUT

| V <sub>OUT</sub> (V) | C <sub>OUT</sub> (µF) | L (µH)  |
|----------------------|-----------------------|---------|
| 0.8                  | 10                    | 1.0~2.2 |
| 1.2                  | 10                    | 1.2~2.2 |
| 1.6                  | 10                    | 1.8~2.2 |
| 1.8                  | 10                    | 1.8~3.3 |
| 2.5                  | 10                    | 1.8~3.3 |
| 3.3                  | 10                    | 1.8~4.7 |
| 3.6                  | 10                    | 1.8~4.7 |

In Table 1, the minimum output capacitor value is given for different output voltages to make sure the whole converter system is stable.

### Input Capacitor Selection

The main functions for the input capacitor are to provide decoupling of the parasitic inductance and to provide filtering function to prevent the switching current from flowing back to the battery rail. A  $10\mu F$ , X5R or X7R ceramic capacitor is a good starting point for the input capacitor selection.

### **Output Voltage Setting Resistor Selection**

The resistors  $R_2$  and  $R_3$  shown in Figure 24 set the output voltage for the adjustable version. The output voltage can be calculated by Equation 2:

$$V_{O} = 0.8 \bullet \left(1 + \frac{R_{2}}{R_{3}}\right)$$
 (EQ. 2)

where the 0.8V is the reference voltage.

The voltage divider consists of  $R_2$  and  $R_3$  and increases the quiescent current by VO/( $R_2+R_3$ ), so larger resistance is desirable. On the other hand, the VFB pin has leakage current that will cause error in the output voltage setting. The leakage current has a typical value of  $0.1\mu A$ . To minimize the accuracy impact on the output voltage, select the  $R_3$  no larger than  $200k\Omega$ . For  $V_0=0.8V$ , it is recommended to short  $R_2$  and open  $R_3$ .

### Layout Recommendation

The layout is a very important converter design step to make sure the designed converter works well. For the ISL8009A buck converter, the power loop is composed of the output inductor L, the output capacitor  $C_{OUT}$ , the LX pin and the GND pin. It is necessary to make the power loop as small as possible.

The heat of the IC is mainly dissipated through the thermal pad. Maximizing the copper area connected to the thermal pad is preferable. In addition, a solid ground plane is helpful for EMI performance. It is recommended to add 5 vias under the thermal pad connection to the solid ground plane.

FN6656.1 May 27, 2008

### Dual Flat No-Lead Plastic Package (DFN)



L8.2x3
8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MIN  | NOMINAL  | MAX  | NOTES |  |
|--------|------|----------|------|-------|--|
| Α      | 0.80 | 0.90     | 1.00 | -     |  |
| A1     | -    | -        | 0.05 | -     |  |
| А3     |      | 0.20 REF |      | -     |  |
| b      | 0.20 | 0.25     | 0.32 | 5,8   |  |
| D      |      | 2.00 BSC |      |       |  |
| D2     | 1.50 | 1.65     | 1.75 | 7,8   |  |
| E      |      | -        |      |       |  |
| E2     | 1.65 | 1.80     | 1.90 | 7,8   |  |
| е      |      | -        |      |       |  |
| k      | 0.20 | -        | -    | -     |  |
| L      | 0.30 | 0.40     | 0.50 | 8     |  |
| N      | 8    |          |      | 2     |  |
| Nd     | 4    |          |      | 3     |  |

Rev. 0 6/04

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.25mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com