

# Very High Speed Isolated RS-485 Interface

## **Functional Diagram**



**IL3585** 

| V <sub>ID</sub> (A-B) | DE | RE | R | D | Mode    |
|-----------------------|----|----|---|---|---------|
| $\geq~200~\text{mV}$  | L  | L  | Н | X | Receive |
| ≤−200 mV              | L  | L  | L | X | Receive |
| ≥ 1.5 V               | Н  | L  | Н | Н | Drive   |
| ≤-1.5 V               | Н  | L  | L | L | Drive   |
| X                     | X  | Н  | Z | X | Hi-Z R  |
| Open                  | L  | L  | Н | X | Receive |

#### **Features**

- 3.3 / 5 V Input Supply Compatible
- 2500 V<sub>RMS</sub> Isolation (1 minute)
- 20 ns Propagation Delay
- 40 Mbps Data Rate
- 5 ns Pulse Skew
- 20 kV/µs Transient Immunity
- 15 kV bus ESD protection
- Low EMC Footprint
- Thermal Shutdown Protection
- -40°C to +85°C Temperature Range
- Meets or Exceeds ANSI RS-485 and ISO 8482:1987(E)
- 16-pin SOIC Package
- UL1577 and IEC 61010-2001 Approved

#### **Applications**

- · Security Networks
- Building Environmental Controls
- Industrial Control Networks
- · Gaming Systems
- Factory Automation

#### Description

The IL3585 is a galvanically isolated, high-speed differential bus transceiver, designed for bidirectional data communication on balanced transmission lines. The device uses NVE's patented\* IsoLoop spintronic Giant Magnetoresistance (GMR) technology.

The IL3585 delivers an exceptional 2.3 V differential output into a 54  $\Omega$  load over the supply range of 4.5 V to 5.5 V. This provides better data integrity over longer cable lengths, even at data rates as high as 40 Mbps. The device is also compatible with 3.3 V input supplies, allowing interface to standard microcontrollers without additional level shifting.

Current limiting and thermal shutdown features protect against output short circuits and bus contention that may cause excessive power dissipation. Receiver inputs feature a "fail-safe if open" design, ensuring a logic high R-output if A/B are floating.



Absolute Maximum Ratings(11)

| Parameters                       | Symbol             | Min. | Тур. | Max.           | Units | Test Conditions |
|----------------------------------|--------------------|------|------|----------------|-------|-----------------|
| Storage Temperature              | $T_{s}$            | -65  |      | 150            | °C    |                 |
| Ambient Operating Temperature    | $T_{A}$            | -40  |      | 100            | °C    |                 |
| Voltage Range at A or B Bus Pins |                    | -7   |      | 12             | V     |                 |
| Supply Voltage (1)               | $V_{DD1}, V_{DD2}$ | -0.5 |      | 7              | V     |                 |
| Digital Input Voltage            |                    | -0.5 |      | $V_{DD} + 0.5$ | V     |                 |
| Digital Output Voltage           |                    | -0.5 |      | $V_{DD} + 1$   | V     |                 |
| ESD (all bus nodes)              |                    | 15   |      |                | kV    | HBM             |

Recommended Operating Conditions

| Parameters                                                    | Symbol                                                        | Min.       | Тур. | Max.       | Units | Test Conditions                                   |
|---------------------------------------------------------------|---------------------------------------------------------------|------------|------|------------|-------|---------------------------------------------------|
| Supply Voltage                                                | $egin{array}{c} V_{ m DD1} \ V_{ m DD2} \end{array}$          | 3.0<br>4.5 |      | 5.5<br>5.5 | V     |                                                   |
| Input Voltage at any Bus Terminal (separately or common mode) | $egin{array}{c} V_{\mathrm{I}} \ V_{\mathrm{IC}} \end{array}$ |            |      | 12<br>-7   | V     |                                                   |
| High-Level Digital Input Voltage                              | V <sub>IH</sub>                                               | 2.4<br>3.0 |      | $V_{DD1}$  | V     | $V_{DD1} = 3.3 \text{ V} V_{DD1} = 5.0 \text{ V}$ |
| Low-Level Digital Input Voltage                               | $V_{\rm IL}$                                                  | 0          |      | 0.8        | V     |                                                   |
| Differential Input Voltage (2)                                | $V_{\text{ID}}$                                               |            |      | +12 / -7   | V     |                                                   |
| High-Level Output Current (Driver)                            | $I_{OH}$                                                      |            |      | 60         | mA    |                                                   |
| High-Level Digital Output Current (Receiver)                  | $I_{OH}$                                                      |            |      | 8          | mA    |                                                   |
| Low-Level Output Current (Driver)                             | $I_{OL}$                                                      | -60        |      |            | mA    |                                                   |
| Low-Level Digital Output Current (Receiver)                   | $I_{OL}$                                                      | -8         |      |            | mA    |                                                   |
| Ambient Operating Temperature                                 | $T_A$                                                         | -40        |      | 85         | °C    |                                                   |
| Digital Input Signal Rise and Fall<br>Times                   | $t_{IR},t_{IF}$                                               | DC Stable  |      |            |       |                                                   |

**Insulation Specifications** 

| Parameters                   | Symbol | Min. | Тур.                    | Max. | Units                            | Test Conditions                             |
|------------------------------|--------|------|-------------------------|------|----------------------------------|---------------------------------------------|
| Creepage Distance (external) |        | 8.08 |                         |      | mm                               |                                             |
| Barrier Impedance            |        |      | $> 10^{14} \parallel 7$ |      | $\Omega \parallel pF$            |                                             |
| Leakage Current              |        |      | 0.2                     |      | $\mu A_{\scriptscriptstyle RMS}$ | $240 \text{ V}_{\text{RMS}}, 60 \text{ Hz}$ |

# **Safety and Approvals**

## IEC61010-2001

**TUV Certificate Numbers:** N1502812, N1502812-101

Classification: Reinforced Insulation

| Model  | Package     | Pollution Degree | Material Group | Max. Working Voltage             |
|--------|-------------|------------------|----------------|----------------------------------|
| IL3585 | SOIC (0.3") | II               | III            | $300  \mathrm{V}_{\mathrm{RMS}}$ |

# **UL 1577**

Component Recognition Program File Number: E207481

Rated 2500V<sub>RMS</sub> for 1 minute

**Soldering Profile** 

Per JEDEC J-STD-020C, MSL=2



# **Pin Connections**

| III Gottilicottonia |                    |                                                                                                                             |  |  |  |  |  |  |  |  |
|---------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1                   | $V_{DD1}$          | Input power supply                                                                                                          |  |  |  |  |  |  |  |  |
| 2                   | $GND_1$            | Input power supply ground return (pin 2 is internally connected to pin 8)                                                   |  |  |  |  |  |  |  |  |
| 3                   | R                  | Output data from bus                                                                                                        |  |  |  |  |  |  |  |  |
| 4                   | RE                 | Read data enable (if $\overline{RE}$ is high, R= high impedance)                                                            |  |  |  |  |  |  |  |  |
| 5                   | DE                 | Drive enable                                                                                                                |  |  |  |  |  |  |  |  |
| 6                   | D                  | Data input to bus                                                                                                           |  |  |  |  |  |  |  |  |
| 7                   | NC                 | No internal connection                                                                                                      |  |  |  |  |  |  |  |  |
| 8                   | $GND_1$            | Input power supply ground return (pin 8 is internally connected to pin 2)                                                   |  |  |  |  |  |  |  |  |
| 9                   | $GND_2$            | Output power supply ground return (pin 9 is internally connected to pin 15)                                                 |  |  |  |  |  |  |  |  |
| 10                  | ISODE              | Isolated DE output for use in PROFIBUS applications where the state of the isolated drive enable node needs to be monitored |  |  |  |  |  |  |  |  |
| 11                  | NC                 | No internal connection                                                                                                      |  |  |  |  |  |  |  |  |
| 12                  | A                  | Non-inverting bus line                                                                                                      |  |  |  |  |  |  |  |  |
| 13                  | В                  | Inverting bus line                                                                                                          |  |  |  |  |  |  |  |  |
| 14                  | NC                 | No internal connection                                                                                                      |  |  |  |  |  |  |  |  |
| 15                  | $\mathrm{GND}_2$   | Output power supply ground return (pin 15 is internally connected to pin 9)                                                 |  |  |  |  |  |  |  |  |
| 16                  | $V_{\mathrm{DD2}}$ | Output power supply                                                                                                         |  |  |  |  |  |  |  |  |





## **Driver Section**

Electrical Specifications are  $T_{min}$  to  $T_{max}$  and  $V_{DD} = 4.5 \text{ V}$  to 5.5 V unless otherwise stated.

| Parameters                                                            | Symbol                          | Min. | Typ. <sup>(5)</sup> | Max.                           | Units | <b>Test Conditions</b>                              |
|-----------------------------------------------------------------------|---------------------------------|------|---------------------|--------------------------------|-------|-----------------------------------------------------|
| Input Clamp Voltage                                                   | $V_{ik}$                        |      |                     | -1.5                           | V     | $I_L = -18 \text{ mA}$                              |
| Output voltage                                                        | $V_{o}$                         |      |                     | $V_{\scriptscriptstyle  m DD}$ | V     | $I_0 = 0$                                           |
| Differential Output Voltage <sup>(2)</sup>                            | $ V_{OD1} $                     |      |                     | $V_{\scriptscriptstyle  m DD}$ | V     | $I_0 = 0$                                           |
| Differential Output Voltage <sup>(2)</sup>                            | $ V_{OD2} $                     | 2.5  | 3                   | 5                              | V     | $R_L = 54 \Omega, V_{DD} = 5 V$                     |
| Differential Output Voltage <sup>(2, 6)</sup>                         | $V_{od3}$                       | 2.3  |                     | 5                              | V     | $R_{L} = 54 \Omega, V_{DD} = 4.5 V$                 |
| Change in Magnitude of Differential Output Voltage <sup>(7)</sup>     | $\Delta  V_{\rm OD} $           |      |                     | ±0.2                           | V     | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Common Mode Output Voltage                                            | $V_{oc}$                        |      |                     | 3                              | V     | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Change in Magnitude of Common Mode Output Voltage <sup>(7)</sup>      | $\Delta  V_{\rm oc} $           |      |                     | ±0.2                           | V     | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Output Current <sup>(4)</sup>                                         | $I_{o}$                         |      |                     | 1<br>-0.8                      | mA    | Output Disabled, $V_o = 12$<br>$V_o = -7$           |
| High Level Input Current                                              | ${ m I}_{ m IH}$                |      |                     | 10                             | μΑ    | $V_{\rm I} = 3.5 \ {\rm V}$                         |
| Low Level Input Current                                               | ${ m I}_{ m IL}$                |      |                     | -10                            | μΑ    | $V_I = 0.4 \text{ V}$                               |
| Absolute  Short-circuit Output Current                                | $I_{os}$                        |      |                     | 250                            | mA    | $-7 \text{ V} < \text{V}_{\text{o}} < 12 \text{ V}$ |
| Supply Current $V_{DD1} = +5 \text{ V}$<br>$V_{DD1} = +3.3 \text{ V}$ | $I_{	ext{DD}1} \ I_{	ext{DD}1}$ |      | 4 3                 | 6<br>4                         | mA    | No Load<br>(Outputs Enabled)                        |

#### **Notes** (apply to both driver and receiver sections):

- 1. All voltages are with respect to network ground except differential I/O bus voltages.
- 2. Differential input/output voltage is measured at the noninverting terminal A with respect to the inverting terminal B.
- 3. Skew limit is the maximum propagation delay difference between any two devices at 25°C.
- The power-off measurement in ANSI Standard EIA/TIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.
- 5. All typical values are at  $V_{DD1}$ ,  $V_{DD2} = 5$  V or  $V_{DD1} = 3.3$  V and  $T_A = 25$ °C.
- 6.  $-7 \text{ V} < V_{CM} < 12 \text{ V}; 4.5 \text{ V} < V_{DD} < 5.5 \text{ V}.$
- 7.  $\Delta |V_{\text{OD}}|$  and  $\Delta |V_{\text{OC}}|$  are the changes in magnitude of  $V_{\text{OD}}$  and  $V_{\text{OC}}$ , respectively, that occur when the input is changed from one logic state to the other.
- 8. This applies for both power on and power off, refer to ANSI standard RS-485 for exact condition. The EIA/TIA-422-B limit does not apply for a combined driver and receiver terminal.
- 9. Includes 10 ns read enable time. Maximum propagation delay is 25 ns after read assertion.
- 10. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel.
- 11. Absolute Maximum specifications mean the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 12. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 6.
- 13. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 6).



# **Receiver Section**

Electrical Specifications are  $T_{min}$  to  $T_{max}$  and  $V_{DD}$  = 4.5 V to 5.5 V unless otherwise stated.

| Parameters                                                | Symbol            | Min.             | Typ. <sup>(5)</sup> | Max. | Units | Test Conditions                                                     |
|-----------------------------------------------------------|-------------------|------------------|---------------------|------|-------|---------------------------------------------------------------------|
| Positive-going Input Threshold<br>Voltage                 | V <sub>IT+</sub>  |                  |                     | 0.2  | V     | $-7 \text{ V} < \text{V}_{\text{CM}} < 12 \text{ V}$                |
| Negative-going Input Threshold<br>Voltage                 | V <sub>IT</sub> - | -0.2             |                     |      | V     | $-7 \text{ V} < \text{V}_{\text{CM}} < 12 \text{ V}$                |
| Hysteresis Voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) | $V_{HYS}$         |                  | 40                  |      | mV    | $V_{CM} = 0 \text{ V}, T = 25^{\circ}\text{C}$                      |
| High Level Digital Output Voltage                         | $V_{OH}$          | $V_{\rm DD}-0.2$ | $V_{\mathrm{DD}}$   |      | V     | $V_{\text{ID}} = 200 \text{ mV}$ $I_{\text{OH}} = -20  \mu\text{A}$ |
| Low Level Digital Output Voltage                          | V <sub>OL</sub>   |                  |                     | 0.2  | V     | $V_{ID} = -200 \text{ mV}$ $I_{OH} = 20  \mu\text{A}$               |
| High-impedance-state output current                       | $I_{OZ}$          |                  |                     | ±1   | μΑ    | $V_0 = 0.4 \text{ to } (V_{DD2} - 0.5)$                             |
| Line Input Current <sup>(8)</sup>                         | $I_{I}$           |                  |                     | 1    | mA    | $V_I = 12 \text{ V}$                                                |
|                                                           |                   |                  |                     | -0.8 | mA    | $V_{I} = -7 V$                                                      |
| Input Resistance                                          | $R_{\rm I}$       | 20               |                     |      | kΩ    |                                                                     |
| Supply Current                                            | $I_{DD2}$         |                  | 5                   | 8    | mA    | No load<br>(Outputs Enabled)                                        |

**Switching Characteristics** 

| $V_{\rm DD1} = +5 \text{ V}, V_{\rm DD2} = +5 \text{ V}$ |                       |                                |                     |      |       |                                                                  |  |  |  |
|----------------------------------------------------------|-----------------------|--------------------------------|---------------------|------|-------|------------------------------------------------------------------|--|--|--|
| Parameters                                               | Symbol                | Min.                           | Typ. <sup>(5)</sup> | Max. | Units | Test Conditions                                                  |  |  |  |
| Data Rate                                                | -                     | 40                             |                     |      | Mbps  | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                           |  |  |  |
| Propagation Delay <sup>(2, 9)</sup>                      | $t_{	ext{PD}}$        |                                | 27                  | 35   | ns    | $V_o = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |  |
| Pulse Skew <sup>(2, 10)</sup>                            | $t_{sk}(P)$           |                                | 1                   | 6    | ns    | $V_0 = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |  |
| Skew Limit <sup>(3)</sup>                                | t <sub>sk</sub> (LIM) |                                | 2                   | 12   | ns    | $C_L = 15 \text{ pF}$<br>$R_L = 54 \Omega, C_L = 50 \text{ pF}$  |  |  |  |
| Output Enable Time To High Level                         | $t_{PZH}$             |                                | 15                  | 25   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
| Output Enable Time To Low Level                          | $t_{ m PZL}$          |                                | 15                  | 25   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
| Output Disable Time From High Level                      | $t_{\mathrm{PHZ}}$    |                                | 15                  | 25   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
| Output Disable Time From Low Level                       | $t_{\mathrm{PLZ}}$    |                                | 15                  | 25   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
|                                                          | V                     | $_{\rm DD1} = +3.3 \text{ V},$ |                     |      |       |                                                                  |  |  |  |
| Parameters                                               | Symbol                | Min.                           | Typ. <sup>(5)</sup> | Max. | Units | <b>Test Conditions</b>                                           |  |  |  |
| Data Rate                                                |                       | 40                             |                     |      | Mbps  | $R_{L} = 54 \Omega, C_{L} = 50 pF$                               |  |  |  |
| Propagation Delay <sup>(2, 9)</sup>                      | $t_{ m PD}$           |                                | 30                  | 38   | ns    | $V_o = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |  |
| Pulse Skew <sup>(2, 10)</sup>                            | t <sub>sk</sub> (P)   |                                | 1                   | 6    | ns    | $V_0 = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$ |  |  |  |
| Skew Limit <sup>(3)</sup>                                | t <sub>sk</sub> (LIM) |                                | 4                   | 12   | ns    | $R_{L} = 54 \Omega, C_{L} = 50 \text{ pF}$                       |  |  |  |
| Output Enable Time To High Level                         | $t_{ m PZH}$          |                                | 17                  | 27   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
| Output Enable Time To Low Level                          | $t_{ m PZL}$          |                                | 17                  | 27   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
| Output Disable Time From High Level                      | $t_{\mathrm{PHZ}}$    |                                | 17                  | 27   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |
| Output Disable Time From Low Level                       | $t_{PLZ}$             |                                | 17                  | 27   | ns    | $C_L = 15 \text{ pF}$                                            |  |  |  |

Magnetic Field Immunity(12)

| nagnotio i loia illiniarity                          |                           |                                      |                              |  |     |                |  |  |  |  |
|------------------------------------------------------|---------------------------|--------------------------------------|------------------------------|--|-----|----------------|--|--|--|--|
| $V_{\mathrm{DD1}}$ = +5 V, $V_{\mathrm{DD2}}$ = +5 V |                           |                                      |                              |  |     |                |  |  |  |  |
| Power Frequency Magnetic Immunity                    | $H_{\mathrm{PF}}$         | 2800                                 | 3500                         |  | A/m | 50Hz/60Hz      |  |  |  |  |
| Pulse Magnetic Field Immunity                        | $H_{PM}$                  | 4000                                 | 4500                         |  | A/m | $t_p = 8\mu s$ |  |  |  |  |
| Damped Oscillatory Magnetic Field                    | $H_{OSC}$                 | 4000                                 | 4500                         |  | A/m | 0.1Hz – 1MHz   |  |  |  |  |
| Cross-axis Immunity Multiplier <sup>(13)</sup>       | $K_X$                     |                                      | 2.5                          |  |     |                |  |  |  |  |
|                                                      | $\mathbf{V}_{\mathbf{I}}$ | $D_{D1} = +3.3 \text{ V}, \text{ V}$ | $V_{\rm DD2} = +5 \text{ V}$ |  |     |                |  |  |  |  |
| Power Frequency Magnetic Immunity                    | $H_{\mathrm{PF}}$         | 1000                                 | 1500                         |  | A/m | 50Hz/60Hz      |  |  |  |  |
| Pulse Magnetic Field Immunity                        | $H_{PM}$                  | 1800                                 | 2000                         |  | A/m | $t_p = 8\mu s$ |  |  |  |  |
| Damped Oscillatory Magnetic Field                    | $H_{OSC}$                 | 1800                                 | 2000                         |  | A/m | 0.1Hz – 1MHz   |  |  |  |  |
| Cross-axis Immunity Multiplier <sup>(13)</sup>       | $K_X$                     |                                      | 2.5                          |  |     |                |  |  |  |  |



## **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

## **Dynamic Power Consumption**

IsoLoop Isolators achieve their low power consumption from the way they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5 ns, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers, which have power consumption heavily dependent on frequency and time.

| Data Rate (Mbps) | $I_{\mathrm{DD1}}$ | $I_{\mathrm{DD2}}$ |
|------------------|--------------------|--------------------|
| 1                | 150 μΑ             | 150 μΑ             |
| 10               | 1.5 mA             | 1.5 mA             |
| 20               | 3 mA               | 3 mA               |
| 40               | 6 mA               | 6 mA               |

Table 2. Typical Dynamic Supply Currents.

### **Power Supply Decoupling**

Both  $V_{DD1}$  and  $V_{DD2}$  must be bypassed with 47 nF ceramic capacitors. These should be placed as close as possible to  $V_{DD}$  pins for proper operation. Additionally,  $V_{DD2}$  should be bypassed with a 10  $\mu$ F tantalum capacitor.

## **DC Correctness**

The IL3585 incorporates a patented refresh circuit to maintain the correct output state with respect to data input. At power up, the bus outputs will follow the Function Table shown on Page 1. The DE input should be held low during power-up to eliminate false drive data pulses from the bus. An external power supply monitor to minimize glitches caused by slow power-up and power-down transients is not required.

#### Electromagnetic Compatibility

The IL3585 is fully compliant with generic EMC standards EN50081, EN50082-1 and the umbrella line-voltage standard for Information Technology Equipment (ITE) EN61000. The IsoLoop Isolator's Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards. NVE conducted compliance tests in the categories below:

#### EN50081-1

Residential, Commercial & Light Industrial

Methods EN55022, EN55014

EN50082-2: Industrial Environment

Methods EN61000-4-2 (ESD), EN61000-4-3 (Electromagnetic Field Immunity), EN61000-4-4 (Electrical Transient Immunity), EN61000-4-6 (RFI Immunity), EN61000-4-8 (Power Frequency Magnetic Field Immunity), EN61000-4-9 (Pulsed Magnetic Field), EN61000-4-10 (Damped Oscillatory Magnetic Field)

ENV50204

Radiated Field from Digital Telephones (Immunity Test)

Immunity to external magnetic fields is even higher if the field direction is "end-to-end" (rather than to "pin-to-pin") as shown in the diagram at right.



## **Application Information**

Receiver Features

The receiver output "R" has tri-state capability via the active low  $\overline{RE}$  input.

Driver Features

The RS-485 driver has a differential output and delivers at least 2.1 V across a 54  $\Omega$  load. Drivers feature low propagation delay skew to maximize bit width and minimize EMI. Drivers have tri-state capability via the active-high DE input.

Receiver Data Rate, Cables and Terminations

The IL3585 is intended for networks up to 4,000 feet (1,200 m), but the maximum data rate decreases as cable length increases. Twisted pair cable should be used in all networks since they tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receiver.



#### **Fail-Safe Operation**

"Fail-safe operation" is defined here as the forcing of a logic high state on the "R" output in response to an open-circuit condition between the "A" and "B" lines of the bus, or when no drivers are active on the bus.

Proper biasing can ensure fail-safe operation, that is a known state when there are no active drivers on the bus. IL3000-Series Isolated Transceivers include internal pull-up and pull-down resistors of approximately 30 k $\Omega$  in the receiver section ( $R_{FS-INT}$ ; see figure below). These internal resistors are designed to ensure failsafe operation but only if there are no termination resistors. The entire  $V_{DD}$  will appear between inputs "A" and "B" if there is no loading and no termination resistors, and there will be more than the required 200 mV with up to four RS-485 worst-case Unit Loads of 12 k $\Omega$ . Many designs operating below 1 Mbps or less than 1,000 feet are unterminated. Termination resistors may not be necessary for very low data rates and very short cable runs because reflections have time to settle before data sampling, which occurs at the middle of the bit interval.

In busses with low-impedance termination resistors however, the differential voltage across the conductor pair will be close to zero with no active drivers. In this case the state of the bus is indeterminate, and the idle bus will be susceptible to noise. For example, with  $120~\Omega$  termination resistors ( $R_T$ ) on each end of the cable, and four Unit Loads ( $12~k\Omega$  each), without external fail-safe biasing resistors the internal pull-up and pull-down resistors will produce a voltage between inputs "A" and "B" of only about 5 mV. This is not nearly enough to ensure a known state. External fail-safe biasing resistors ( $R_{FS-EXT}$ ) at one end of the bus can ensure fail-safe operation with a terminated bus. Resistors should be selected so that under worst-case power supply and resistor tolerances there is at least 200 mV across the conductor pair with no active drivers to meet the input sensitivity specification of the RS-485 standard.

Using the same value for pull-up and pull-down biasing resistors maintains balance for positive- and negative going transitions. Lower-value resistors increase inactive noise immunity at the expense of quiescent power consumption. Note that each Unit Load on the bus adds a worst-case loading of  $12~\mathrm{k}\Omega$  across the conductor pair, and  $32~\mathrm{Unit}$  Loads add  $375~\Omega$  worst-case loading. The more loads on the bus, the lower the required values of the biasing resistors.

In the example with two  $120~\Omega$  termination resistors and four Unit Loads,  $560~\Omega$  external biasing resistors provide more than 200~mV between "A" and "B" with adequate margin for power supply variations and resistor tolerances. This ensures a known state when there are no active drivers. Other illustrative examples are shown in the table below:



|   | R <sub>FS-EXT</sub> | $\mathbf{R}_{\mathrm{T}}$ | Loading                             | Nominal V <sub>A-B</sub> (inactive) | Fail-Safe<br>Operation? |
|---|---------------------|---------------------------|-------------------------------------|-------------------------------------|-------------------------|
|   | Internal Only       | None                      | Four unit loads (12 k $\Omega$ ea.) | 238 mV                              | Yes                     |
| ſ | Internal Only       | 120 Ω                     | Four unit loads (12 k $\Omega$ ea.) | 5 mV                                | No                      |
| I | 560 Ω               | 120 Ω                     | Four unit loads (12 k $\Omega$ ea.) | 254 mV                              | Yes                     |
|   | 510 Ω               | 120 Ω                     | 32 unit loads (12 k $\Omega$ ea.)   | 247 mV                              | Yes                     |



## Package Drawings, Dimensions and Specifications



# **Ordering Information and Valid part Numbers**



RoHS COMPLIANT



# **Revision History**

| ISB-DS-001-IL3585-K<br>January 2009 | Change  • Added low EMC footprint.                                                                                                                                                                           |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISB-DS-001-IL3585-J                 | <ul><li>Change</li><li>Added bus-protection ESD specification (15 kV).</li></ul>                                                                                                                             |
| ISB-DS-001-IL3585-I                 | <ul> <li>Change</li> <li>Added magnetic field immunity and electromagnetic compatibility specifications.</li> <li>Added note on package drawing that pin-spacing tolerances are non-accumulating.</li> </ul> |
| ISB-DS-001-IL3585-H                 | <ul> <li>Change</li> <li>Changed ordering information to reflect that devices are now fully RoHS compliant with no exemptions.</li> </ul>                                                                    |
| ISB-DS-001-IL3585-G                 | <ul><li>Change</li><li>Reorganized specification tables</li></ul>                                                                                                                                            |
| ISB-DS-001-IL3585-F<br>April 2007   | <ul><li>Change</li><li>Eliminated soldering profile chart</li></ul>                                                                                                                                          |
| ISB-DS-001-IL3585-E                 | <ul> <li>Changes</li> <li>Eliminated references to PROFIBUS compatibility (IL3685 recommended for PROFIBUS)</li> </ul>                                                                                       |
| ISB-DS-001-IL3585-D                 | <ol> <li>Changes</li> <li>Specified "open" input condition in truth table</li> <li>Added fail-safe biasing section.</li> <li>Updated package drawing.</li> </ol>                                             |

# ISB-DS-001-IL3585-C

# Changes

- 4. UL File Number and TUV Certificate numbers added to page two
- 5. Soldering Profile added.
- 6. Leaded parts option removed.
- 7. 0.3" parts diagram dimensions updated



#### **About NVE**

An ISO 9001 Certified Company

NVE Corporation manufactures innovative products based on unique spintronic Giant Magnetoresistive (GMR) technology. Products include Magnetic Field Sensors, Magnetic Field Gradient Sensors (Gradiometers), Digital Magnetic Field Sensors, Digital Signal Isolators, and Isolated Bus Transceivers.

NVE pioneered spintronics and in 1994 introduced the world's first products using GMR material, a line of ultra-precise magnetic sensors for position, magnetic media, gear speed and current sensing.

NVE Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217

Fax: (952) 829-9189 Internet: www.nve.com e-mail: isoinfo@nve.com

The information provided by NVE Corporation is believed to be accurate. However, no responsibility is assumed by NVE Corporation for its use, nor for any infringement of patents, nor rights or licenses granted to third parties, which may result from its use. No license is granted by implication, or otherwise, under any patent or patent rights of NVE Corporation. NVE Corporation does not authorize, nor warrant, any NVE Corporation product for use in life support devices or systems or other critical applications, without the express written approval of the President of NVE Corporation.

Specifications are subject to change without notice.

ISB-DS-001-IL3585-K

January 2009