The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. 16 # H8/300H Series Software Manual Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series software Manua Rev. 3.00 Revision Date: Dec 13, 2004 ### Keep safety first in your circuit designs! Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. ### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. # **General Precautions on Handling of Product** ### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. ## 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. ### 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. ### 4. Prohibition of Access to Undefined or Reserved Address Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these address. Do not access these registers; the system's operation is not guaranteed if they are accessed. # **Preface** The H8/300H Series is built around a 32-bit H8/300H CPU core with sixteen 16-bit registers, a concise, optimized instruction set designed for high-speed operation, and a 16-Mbyte linear address space. For easy migration from the H8/300 Series, the instruction set is upward-compatible with the H8/300 Series at the object-code level. Programs coded in the high-level language C can be compiled to high-speed executable code. This manual gives details of the H8/300H CPU instructions and can be used with all microcontrollers in the H8/300H Series. For hardware details, refer to the relevant microcontroller hardware manual. # Main Revisions for this Edition | Item | Page | Revisions (See Manual for Details) | |------|------|-------------------------------------------------------------------------------------------------------------------------------------| | All | _ | All references to Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names changed to Renesas Technology Corp. | | | | Designation for categories changed from "series" to "group" | # Contents | Secti | on 1 | CPU | 1 | | | | | | | |-------|---------------------|----------------------------------------------------|----|--|--|--|--|--|--| | 1.1 | Overvi | ew | 1 | | | | | | | | | 1.1.1 | Features | 1 | | | | | | | | | 1.1.2 | Differences from H8/300 CPU | 2 | | | | | | | | 1.2 | CPU Operating Modes | | | | | | | | | | 1.3 | Address Space | | | | | | | | | | 1.4 | Registe | r Configuration | 8 | | | | | | | | | 1.4.1 | Overview | 8 | | | | | | | | | 1.4.2 | General Registers | 9 | | | | | | | | | 1.4.3 | Control Registers | 10 | | | | | | | | | 1.4.4 | Initial Register Values | 11 | | | | | | | | 1.5 | Data Fo | ormats | 12 | | | | | | | | | 1.5.1 | General Register Data Formats | 12 | | | | | | | | | 1.5.2 | Memory Data Formats | 14 | | | | | | | | 1.6 | Instruc | tion Set | 15 | | | | | | | | | 1.6.1 | Overview | 15 | | | | | | | | | 1.6.2 | Instructions and Addressing Modes | 16 | | | | | | | | | 1.6.3 | Tables of Instructions Classified by Function | 18 | | | | | | | | | 1.6.4 | Basic Instruction Formats | 26 | | | | | | | | | 1.6.5 | Addressing Modes and Effective Address Calculation | 28 | | | | | | | | Secti | on 2 | Instruction Descriptions | 35 | | | | | | | | 2.1 | Tables | and Symbols | 35 | | | | | | | | | 2.1.1 | Assembler Format | 36 | | | | | | | | | 2.1.2 | Operation | 37 | | | | | | | | | 2.1.3 | Condition Code | 38 | | | | | | | | | 2.1.4 | Instruction Format | 38 | | | | | | | | | 2.1.5 | Register Specification | 39 | | | | | | | | | 2.1.6 | Bit Data Access in Bit Manipulation Instructions | 40 | | | | | | | | 2.2 | Instruc | tion Descriptions | 41 | | | | | | | | | 2.2.1 (1 | ADD (B) | 42 | | | | | | | | | 2.2.1 (2 | 2) ADD (W) | 43 | | | | | | | | | 2.2.1 (3 | 3) ADD (L) | 44 | | | | | | | | | 2.2.2 | ADDS | 45 | | | | | | | | | 2.2.3 | ADDX | 46 | | | | | | | | | 2.2.4 (1 | | | | | | | | | | | 2.2.4 (2 | 2) AND (W) | 48 | | | | | | | | 2.2.4(3) | AND (L) | 49 | |------------|------------|-----| | 2.2.5 | ANDC | 50 | | 2.2.6 | BAND | 51 | | 2.2.7 | Bcc | 52 | | 2.2.8 | BCLR | 54 | | 2.2.9 | BIAND | 56 | | 2.2.10 | BILD | 57 | | 2.2.11 | BIOR | 58 | | 2.2.12 | BIST | 59 | | 2.2.13 | BIXOR | 60 | | 2.2.14 | BLD | 61 | | 2.2.15 | BNOT | 62 | | 2.2.16 | BOR | 64 | | 2.2.17 | BSET | 65 | | 2.2.18 | BSR | 67 | | 2.2.19 | BST | 69 | | 2.2.20 | BTST | 70 | | 2.2.21 | BXOR | 72 | | 2.2.22 (1) | CMP (B) | 73 | | 2.2.22 (2) | CMP (W) | 74 | | 2.2.22 (3) | CMP (L) | 75 | | 2.2.23 | DAA | 76 | | 2.2.24 | DAS | 78 | | 2.2.25 (1) | DEC (B) | 80 | | 2.2.25 (2) | DEC (W) | 81 | | 2.2.25 (3) | DEC (L) | 82 | | . , | DIVXS (B) | | | 2.2.26 (2) | DIVXS (W) | | | | DIVXS | | | | DIVXU (B) | | | | DIVXU (W) | | | . , | EEPMOV (B) | | | | EEPMOV (W) | | | . , | EXTS (W) | | | | EXTS (L) | | | . , | EXTU (W) | | | | EXTU (L) | | | 2.2.31 (1) | INC (B) | 104 | | . , | INC (W) | | | 2.2.31 (3) | INC (L) | 106 | | 2.2.32 | JMP | 107 | |------------|-----------|-----| | 2.2.33 | JSR | 108 | | 2.2.34(1) | LDC (B) | 110 | | 2.2.34(2) | LDC (W) | 111 | | 2.2.35 (1) | MOV (B) | 113 | | 2.2.35 (2) | MOV (W) | 114 | | 2.2.35 (3) | MOV (L) | 115 | | 2.2.35 (4) | MOV (B) | 116 | | 2.2.35 (5) | MOV (W) | 118 | | 2.2.35 (6) | MOV (L) | 120 | | ` ' | MOV (B) | | | ` ' | MOV (W) | | | 2.2.35 (9) | MOV (L) | | | 2.2.36 | MOVFPE | | | 2.2.37 | MOVTPE | | | | MULXS (B) | | | ` ' | MULXS (W) | | | | MULXU (B) | | | | MULXU (W) | | | | NEG (B) | | | ` ' | NEG (W) | | | ` ' | NEG (L) | | | 2.2.41 | NOP | | | | NOT (B) | | | | NOT (W) | | | | NOT (L) | | | ` ' | OR (B) | | | | OR (W) | | | | OR (L) | | | 2.2.44 | ORC | | | | POP (W) | | | | POP (L) | | | | PUSH (W) | | | | PUSH (L) | | | | ROTL (B) | | | | ROTL (W) | | | ` ' | ROTL (L) | | | | ROTR (B) | | | ` ' | ROTR (W) | | | 2.2.48 (3) | ROTR (L) | 154 | | | 2.2.49 (1) | ROTXL (B) | 155 | |-----|-------------|---------------------------------------------|-----| | | 2.2.49 (2) | ROTXL (W) | 156 | | | 2.2.49 (3) | ROTXL (L) | 157 | | | 2.2.50(1) | ROTXR (B) | 158 | | | 2.2.50(2) | ROTXR (W) | 159 | | | 2.2.50(3) | ROTXR (L) | 160 | | | 2.2.51 | RTE | 161 | | | 2.2.52 | RTS | 163 | | | 2.2.53 (1) | SHAL (B) | 164 | | | 2.2.53 (2) | SHAL (W) | 165 | | | 2.2.53 (3) | SHAL (L) | 166 | | | 2.2.54(1) | SHAR (B) | 167 | | | 2.2.54(2) | SHAR (W) | 168 | | | 2.2.54(3) | SHAR (L) | 169 | | | 2.2.55 (1) | SHLL (B) | 170 | | | 2.2.55 (2) | SHLL (W) | 171 | | | 2.2.55 (3) | SHLL (L) | 172 | | | 2.2.56(1) | SHLR (B) | 173 | | | 2.2.56(2) | SHLR (W) | 174 | | | 2.2.56 (3) | SHLR (L) | 175 | | | 2.2.57 | SLEEP | 176 | | | 2.2.58 (1) | STC (B) | 177 | | | 2.2.58 (2) | STC (W) | 178 | | | 2.2.59(1) | SUB (B) | 180 | | | | SUB (W) | | | | | SUB (L) | | | | 2.2.60 | SUBS | 184 | | | 2.2.61 | SUBX | 185 | | | 2.2.62 | TRAPA | 186 | | | 2.2.63 (1) | XOR (B) | 187 | | | 2.2.63 (2) | XOR (W) | 188 | | | 2.2.63 (3) | XOR (L) | 189 | | | 2.2.64 | XORC | 190 | | 2.3 | Instruction | n Set Summary | 191 | | 2.4 | | ı Codes | | | 2.5 | | Code Map | | | 2.6 | _ | f States Required for Instruction Execution | | | 2.7 | | Code Modification | | | 2.8 | | s During Instruction Execution | | | | | | | | Sect | ion 3 | Processing States | 245 | | | | | | | |------|--------------------|------------------------------------------------|-----|--|--|--|--|--|--| | 3.1 | Overv | iew | 245 | | | | | | | | 3.2 | Progra | am Execution State | 246 | | | | | | | | 3.3 | Excep | tion-Handling State | 246 | | | | | | | | | 3.3.1 | Types of Exception Handling and Their Priority | 247 | | | | | | | | | 3.3.2 | Exception-Handling Sequences | 248 | | | | | | | | 3.4 | Bus-R | eleased State | 250 | | | | | | | | 3.5 | Reset | State | 250 | | | | | | | | 3.6 | Power-Down State | | | | | | | | | | | 3.6.1 | Sleep Mode | 250 | | | | | | | | | 3.6.2 | Software Standby Mode | 250 | | | | | | | | | 3.6.3 | Hardware Standby Mode | 251 | | | | | | | | Sect | ion 4 | Basic Timing | 253 | | | | | | | | 4.1 | Overv | iew | 253 | | | | | | | | 4.2 | On-Ch | nip Memory (RAM, ROM) | 253 | | | | | | | | 4.3 | | nip Supporting Modules | | | | | | | | | 1 1 | Entermal Date Date | | | | | | | | | # Section 1 CPU ### 1.1 Overview The H8/300H CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 CPU. The H8/300H CPU has sixteen 16-bit general registers, can address a 16-Mbyte linear address space, and is ideal for realtime control. #### 1.1.1 Features The H8/300H CPU has the following features. - Upward-compatible with H8/300 CPU - Can execute H8/300 object programs - · General-register architecture - Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) - Sixty-two basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16,ERn) or @(d:24,ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, or @aa:24] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Memory indirect [@@aa:8] - 16-Mbyte address space - High-speed operation - All frequently-used instructions execute in two to four states - Maximum clock frequency: 16 MHz - 8/16/32-bit register-register add/subtract: 125 ns - $8 \times 8$ -bit register-register multiply: 875 ns ### Section 1 CPU - 16 ÷ 8-bit register-register divide: 875 ns - 16 × 16-bit register-register multiply: 1375 ns - 32 ÷ 16-bit register-register divide: 1375 ns - Two CPU operating modes - Normal mode - Advanced mode - Low-power mode - Transition to power-down state by SLEEP instruction ### 1.1.2 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8/300H CPU has the following enhancements. - More general registers - Eight 16-bit registers have been added. - Expanded address space - Normal mode supports the same 64-kbyte address space as the H8/300 CPU. - Advanced mode supports a maximum 16-Mbyte address space. - Enhanced addressing - The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Signed multiply/divide instructions and other instructions have been added. # 1.2 **CPU Operating Modes** The H8/300H CPU has two operating modes: normal and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports up to 16 Mbytes. The mode is selected at the mode pins of the microcontroller. For further information, refer to the relevant hardware manual. Figure 1.1 CPU Operating Modes ### (1) Normal Mode The exception vector table and stack have the same structure as in the H8/300 CPU. **Address Space:** A maximum address space of 64 kbytes can be accessed, as in the H8/300 CPU. **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit data registers, or they can be combined with the general registers (R0 to R7) for use as 32-bit data registers. When En is used as a 16-bit register it can contain any value, even when the corresponding general register (R0 to R7) is used as an address register. If the general register is referenced in the register indirect addressing mode with pre-decrement (@-Rn) or post-increment (@Rn+) and a carry or borrow occurs, however, the value in the corresponding extended register will be affected. **Instruction Set:** All additional instructions and addressing modes of the H8/300 CPU can be used. If a 24-bit effective address (EA) is specified, only the lower 16 bits are used. **Exception Vector Table and Memory Indirect Branch Addresses:** In normal mode the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits (figure 1.2). The exception vector table differs depending on the microcontroller, so see the microcontroller hardware manual for further information. Figure 1.2 Exception Vector Table (normal mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address to specify a memory operand that contains a branch address. In normal mode the operand is a 16-bit word operand, providing a 16-bit branch address. Branch addresses can be stored in the top area from H'0000 to H'00FF. Note that this area is also used for the exception vector table. **Stack Structure:** When the program counter (PC) is pushed on the stack in a subroutine call, and the PC and condition-code register (CCR) are pushed on the stack in exception handling, they are stored in the same way as in the H8/300 CPU. See figure 1.3. Figure 1.3 Stack Structure (normal mode) ### (2) Advanced Mode In advanced mode the exception vector table and stack structure differ from the H8/300 CPU. **Address Space:** Up to 16 Mbytes can be accessed linearly. **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit data registers, or they can be combined with the general registers (R0 to R7) for use as 32-bit data registers. When a 32-bit register is used as an address register, the upper 8 bits are ignored. **Instruction Set:** All additional instructions and addressing modes of the H8/300H can be used. **Exception Vector Table and Memory Indirect Branch Addresses:** In advanced mode the top area starting at H'000000 is allocated to the exception vector table in units of 32 bits. In each 32 bits, the upper 8 bits are ignored and a branch address is stored in the lower 24 bits (figure 1.4). The exception vector table differs depending on the microcontroller, so see the relevant hardware manual for further information. Figure 1.4 Exception Vector Table (advanced mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address to specify a memory operand that contains a branch address. In advanced mode the operand is a 32-bit longword operand, of which the lower 24 bits are the branch address. Branch addresses can be stored in the top area from H'000000 to H'0000FF. Note that this area is also used for the exception vector table. **Stack Structure:** When the program counter (PC) is pushed on the stack in a subroutine call, and the PC and condition-code register (CCR) are pushed on the stack in exception handling, they are stored as shown in figure 1.5. Figure 1.5 Stack Structure (advanced mode) # 1.3 Address Space Figure 1.6 shows a memory map of the H8/300H CPU. Figure 1.6 Memory Map # 1.4 Register Configuration ## 1.4.1 Overview The H8/300H CPU has the internal registers shown in figure 1.7. There are two types of registers: general and extended registers, and control registers. | 15 | | | 07 | 07 | ( | |------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|-----|----------|----------------------------------------------------| | | E | ) | R0H | | R0L | | | E, | 1 | R1H | | R1L | | | E | 2 | R2H | | R2L | | | E: | 3 | R3H | | R3L | | | E4 | 4 | R4H | | R4L | | | E | 5 | R5H | | R5L | | | E | 3 | R6H | | R6L | | SP | E: | 7 | R7H | | R7L | | Contro | ol registers (CF | 23 | PC | <u> </u> | ( | | | | - | PC | | 7 6 5 4 3 2 1 0<br> I U H U N Z V C | | Legeno | <del>1</del> : | - | PC | | 7 6 5 4 3 2 1 0 | | Legend<br>SP: | d:<br>Stack pointer | 23 | PC | | 7 6 5 4 3 2 1 0 | | Legend<br>SP:<br>PC: | d:<br>Stack pointer<br>Program count | 23<br>er | PC | | 7 6 5 4 3 2 1 0 | | Legend<br>SP:<br>PC:<br>CCR: | d:<br>Stack pointer<br>Program count<br>Condition code | er<br>e register | PC | | 7 6 5 4 3 2 1 0 | | Legend<br>SP:<br>PC:<br>CCR: | d:<br>Stack pointer<br>Program count | er<br>er register<br>bit | | | 7 6 5 4 3 2 1 0 | | Legend<br>SP:<br>PC:<br>CCR:<br>I:<br>U:<br>H: | d:<br>Stack pointer<br>Program count<br>Condition code<br>Interrupt mask<br>User bit or inte<br>Half-carry flag | er<br>er register<br>bit | | | 7 6 5 4 3 2 1 0 | | Legend<br>SP:<br>PC:<br>CCR:<br>I:<br>U:<br>H:<br>N: | d:<br>Stack pointer<br>Program count<br>Condition code<br>Interrupt mask<br>User bit or inte | er<br>er register<br>bit | | | 7 6 5 4 3 2 1 0 | Figure 1.7 CPU Registers ### 1.4.2 General Registers The H8/300H CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used without distinction between data registers and address registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. When the general registers are used as 32-bit registers or as address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. Figure 1.8 illustrates the usage of the general registers. The usage of each register can be selected independently. Figure 1.8 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 1.9 shows the stack. Figure 1.9 Stack ### 1.4.3 Control Registers The control registers are the 24-bit program counter (PC) and the 8-bit condition-code register (CCR). ### (1) Program Counter (PC) This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 16 bits (one word) or a multiple of 16 bits, so the least significant PC bit is ignored. When an instruction is fetched, the least significant PC bit is regarded as 0. # (2) Condition Code Register (CCR) This 8-bit register contains internal CPU status information, including the interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. **Bit 7—Interrupt Mask Bit (I):** Masks interrupts other than NMI when set to 1. (NMI is accepted regardless of the I bit setting.) The I bit is set to 1 by hardware at the start of an exception-handling sequence. **Bit 6—User Bit (U):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. This bit can also be used as an interrupt mask bit. For details see the relevant microcontroller hardware manual. **Bit 5—Half-Carry Flag (H):** When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. **Bit 4—User Bit (U):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. **Bit 3—Negative Flag (N):** Indicates the most significant bit (sign bit) of the result of an instruction. **Bit 2—Zero Flag (Z):** Set to 1 to indicate a zero result, and cleared to 0 to indicate a non-zero result. **Bit 1—Overflow Flag (V):** Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. Bit 0—Carry Flag (C): Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by: - Add instructions, to indicate a carry - Subtract instructions, to indicate a borrow - Shift and rotate instructions, to store the value shifted out of the end bit The carry flag is also used as a bit accumulator by bit manipulation instructions. Some instructions leave some or all of the flag bits unchanged. For the action of each instruction on the flag bits, refer to the detailed descriptions of the instructions starting in section 2.2.1. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions. ### 1.4.4 Initial Register Values When the CPU is reset, the program counter (PC) is loaded from the vector table and the I bit in the condition-code register (CCR) is set to 1. The other CCR bits and the general registers and extended registers are not initialized. In particular, the stack pointer (extended register E7 and general register R7) is not initialized. The stack pointer must therefore be initialized by an MOV.L instruction executed immediately after a reset. ## 1.5 Data Formats The H8/300H CPU can process 1-bit, 4-bit, 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ## 1.5.1 General Register Data Formats Figure 1.10 shows the data formats in general registers. | Data type | Register number | Data format | |----------------|-----------------|-----------------------------------| | 1-bit data | RnH | 7 0<br>7 6 5 4 3 2 1 0 Don't care | | 1-bit data | RnL | 7 0 Don't care 7 6 5 4 3 2 1 0 | | 4-bit BCD data | RnH | 7 4 3 0 Upper Lower Don't care | | 4-bit BCD data | RnL | 7 4 3 0 Don't care Upper Lower | | Byte data | RnH | 7 0 Don't care MSB LSB | | Byte data | RnL | Don't care MSB LSB | Figure 1.10 General Register Data Formats Figure 1.10 General Register Data Formats (cont) ### 1.5.2 Memory Data Formats Figure 1.11 shows the data formats on memory. The H8/300H CPU can access word data and longword data on memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches. Figure 1.11 Memory Data Formats When ER7 is used as an address register to access the stack, the operand size should be word size or longword size. # 1.6 Instruction Set ### 1.6.1 Overview The H8/300H CPU has 62 types of instructions, which are classified by function in table 1.1. For a detailed description of each instruction see section 2.2, Instruction Descriptions. **Table 1.1 Instruction Classification** | Function | Instructions | Number | |-----------------------|--------------------------------------------------------------------------------------------------------|--------| | Data transfer | MOV, PUSH*1, POP*2, MOVTPE, MOVFPE | 3 | | Arithmetic operations | ADD, SUB, ADDX, SUBX, INC, DEC, ADDS, SUBS, DAA, DAS, MULXU, MULXS, DIVXU, DIVXS, CMP, NEG, EXTS, EXTU | 18 | | Logic operations | AND, OR, XOR, NOT | 4 | | Shift | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR, BLD, BILD, BST, BIST | 14 | | Branch | Bcc*2, JMP, BSR, JSR, RTS | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | 9 | | Block data transfer | EEPMOV | 1 | | | Total 62 types | | Notes: The shaded instructions are not present in the H8/300 instruction set. - POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn, @-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn, @-SP. - 2. Bcc is the generic designation of a conditional branch instruction. # 1.6.2 Instructions and Addressing Modes Table 1.2 indicates the instructions available in the H8/300H CPU. **Table 1.2** Instruction Set Overview | | | | | | | Addres | ssing | Modes | ; | | | | | | |------------------|-------------------|-----|-----|------|-------------|-------------|-------------|-------|--------|--------|-----------|------------|----------|----| | Function | Instruction | xx# | Rn | @ERn | @(d:16,ERn) | @(d:24,ERn) | @ERn+/@-ERn | @aa:8 | @aa:16 | @aa:24 | @(d:8,PC) | @(d:16,PC) | @ @ aa:8 | I | | Data | MOV | BWL | BWL | BWL | BWL | BWL | BWL | В | BWL | BWL | _ | _ | _ | _ | | transfer | POP, PUSH | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | WL | | | MOVFPE,<br>MOVTPE | _ | _ | _ | _ | _ | | _ | В | | _ | _ | _ | | | Arithmetic | ADD, CMP | BWL | BWL | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | operations | SUB | WL | BWL | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | ADDX,<br>SUBX | В | В | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | ADDS,<br>SUBS | _ | L*1 | _ | _ | _ | | _ | _ | _ | _ | _ | - | _ | | | INC, DEC | _ | BWL | _ | | _ | | _ | _ | _ | _ | _ | - | _ | | | DAA, DAS | _ | В | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | MULXU,<br>DIVXU | _ | BW | _ | - | _ | 1 | _ | _ | _ | _ | _ | - | _ | | | MULXS,<br>DIVXS | _ | BW | _ | 1 | _ | 1 | _ | _ | _ | _ | _ | 1 | _ | | | NEG | _ | BWL | _ | | _ | | _ | _ | _ | _ | _ | _ | _ | | | EXTU, EXTS | _ | WL | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Logic operations | AND, OR,<br>XOR | BWL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | NOT | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Shift | | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit manipulat | ion | _ | В | В | _ | _ | _ | В | _ | _ | _ | _ | _ | _ | | | | | | | | | Addre | ssing | Modes | 5 | | | | | |------------|-----------------------|-----|----|------|-------------|-------------|-------------|-------|--------|--------|-----------|------------|---------|---| | Function | Instruction | xx# | Rn | @ERn | @(d:16,ERn) | @(d:24,ERn) | @ERn+/@-ERn | @aa:8 | @aa:16 | @aa:24 | @(d:8,PC) | @(d:16,PC) | @ @aa:8 | I | | Branch | Bcc, BSR | _ | | _ | _ | _ | _ | _ | _ | _ | 0 | 0 | _ | _ | | | JMP, JSR | _ | | 0 | _ | _ | _ | _ | _ | 0*2 | | _ | 0 | _ | | | RTS | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | System | TRAPA | _ | | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | 0 | | control | RTE | _ | | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | 0 | | | SLEEP | _ | | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | 0 | | | LDC | В | В | W | W | W | W | _ | W | W | - | _ | _ | _ | | | STC | _ | В | W | W | W | W | _ | W | W | - | _ | _ | _ | | | ANDC,<br>ORC,<br>XORC | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | NOP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | Block data | EEPMOV.B | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | transfer | EEPMOV.W | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | # Legend: B: ByteW: WordL: Longword : Newly added instruction in H8/300H CPU Notes: 1. The operand size of the ADDS and SUBS instructions of the H8/300H CPU has been changed to longword size. (In the H8/300 CPU it was word size.) 2. Because of its larger address space, the H8/300H CPU uses a 24-bit absolute address for the JMP and JSR instructions. (The H8/300 CPU used 16 bits.) #### 1.6.3 **Tables of Instructions Classified by Function** Table 1.3 summarizes the instructions in each functional category. The notation used in table 1.3 is defined next. # **Operation Notation** | Rd | General register (destination)* | |---------------|------------------------------------| | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | CCR | Condition code register | | N | N (negative) bit of CCR | | Z | Z (zero) bit of CCR | | V | V (overflow) bit of CCR | | С | C (carry) bit of CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ٨ | AND logical | | V | OR logical | | $\oplus$ | Exclusive OR logical | | $\rightarrow$ | Move | | 7 | Not | | :3/:8/:16/:24 | 3-, 8-, 16-, or 24-bit length | Note: \* General registers include 8-bit registers (R0H/R0L to R7H/R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). **Table 1.3** Instructions Classified by Function | Туре | Instruction | Size* | Function | |---------------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data transfer | MOV | B/W/L | $(EAs) \rightarrow Rd, Rs \rightarrow (EAd)$ | | | | | Moves data between two general registers or between a general register and memory, or moves immediate data to a general register. | | | MOVFPE | В | (EAs) o Rd | | | | | Moves external memory contents (addressed by @aa:16) to a general register in synchronization with an E clock. | | | MOVTPE | В | Rs o (EAd) | | | | | Moves general register contents to an external memory location (addressed by @aa:16) in synchronization with an E clock. | | | POP | W/L | @SP+ → Rn | | | | | Pops a register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. POP.L ERn is identical to MOV.L @SP+, ERn. | | | PUSH | W/L | $Rn \rightarrow @-SP$ | | | | | Pushes a register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. PUSH.L ERn is identical to MOV.L ERn, @-SP. | | Arithmetic | ADD | B/W/L | $Rd \pm Rs \rightarrow Rd, Rd \pm \#IMM \rightarrow Rd$ | | operations | SUB | | Performs addition or subtraction on data in two general registers, or on immediate data and data in a general register. (Immediate byte data cannot be subtracted from data in a general register. Use the SUBX or ADD instruction.) | | | ADDX | В | $Rd \pm Rs \pm C \to Rd, Rd \pm \#IMM \pm C \to Rd$ | | | SUBX | | Performs addition or subtraction with carry or borrow<br>on byte data in two general registers, or on immediate<br>data and data in a general register. | | | INC | B/W/L | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd$ | | | DEC | | Increments or decrements a general register by 1 or 2. (Byte operands can be incremented or decremented by 1 only.) | | Туре | Instruction | Size* | Function | |-----------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic operations | ADDS | L | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd, Rd \pm 4 \rightarrow Rd$ | | | SUBS | | Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | | DAA | В | Rd decimal adjust → Rd | | | DAS | | Decimal-adjusts an addition or subtraction result in a general register by referring to the CCR to produce 4-bit BCD data. | | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$ | | | | | Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$ | | | | | Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | DIVXS | B/W | $Rd \div Rs \rightarrow Rd$ | | | | | Performs signed division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | | DIVXU | B/W | $Rd \div Rs \rightarrow Rd$ | | | | | Performs unsigned division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | | CMP | B/W/L | Rd – Rs, Rd – #IMM | | | | | Compares data in a general register with data in another general register or with immediate data, and sets the CCR according to the result. | | | NEG | B/W/L | $0 - Rd \rightarrow Rd$ | | | | | Takes the two's complement (arithmetic complement) of data in a general register. | | Туре | Instruction | Size* | Function | |-----------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arithmetic operations | EXTS | W/L | Rd (sign extension) → Rd | | | | | Extends byte data in the lower 8 bits of a 16-bit register to word data, or extends word data in the lower 16 bits of a 32-bit register to longword data, by extending the sign bit. | | | EXTU | W/L | Rd (zero extension) → Rd | | | | | Extends byte data in the lower 8 bits of a 16-bit register to word data, or extends word data in the lower 16 bits of a 32-bit register to longword data, by padding with zeros. | | Logic operations | AND | B/W/L | $Rd \wedge Rs \to Rd, Rd \wedge \#IMM \to Rd$ | | - ' | | | Performs a logical AND operation on a general register and another general register or immediate data. | | | OR | B/W/L | $Rd \lor Rs \rightarrow Rd, Rd \lor \#IMM \rightarrow Rd$ | | | | | Performs a logical OR operation on a general register and another general register or immediate data. | | | XOR | B/W/L | $Rd \oplus Rs \to Rd, Rd \oplus \#IMM \to Rd$ | | | | | Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | | NOT | B/W/L | $\neg (Rd) \rightarrow (Rd)$ | | | | | Takes the one's complement of general register contents. | | Shift operations | SHAL | B/W/L | $Rd (shift) \rightarrow Rd$ | | | SHAR | | Performs an arithmetic shift on general register contents. | | | SHLL | B/W/L | $Rd (shift) \rightarrow Rd$ | | | SHLR | | Performs a logical shift on general register contents. | | | ROTL | B/W/L | $Rd (rotate) \rightarrow Rd$ | | | ROTR | | Rotates general register contents. | | | ROTXL | B/W/L | $Rd (rotate) \rightarrow Rd$ | | | ROTXR | | Rotates general register contents through the carry bit. | | Туре | Instruction | Size* | Function | |-------------------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit-manipulation instructions | BSET | В | 1 → ( <bit-no.> of <ead>)</ead></bit-no.> | | | | | Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | BCLR | В | $0 \rightarrow (\text{sbit-No.} > \text{of } < \text{EAd} >)$ | | | | | Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | BNOT | В | $\neg \; ( of } ) \to ( of } )$ | | | | | Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | BTST | В | ¬ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z</ead></bit-no.> | | | | | Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | | BAND | В | $C \land (\text{sht-No.} \text{ of } \text{SEAd}) \rightarrow C$ | | | | | ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIAND | В | $C \land \neg (\text{shit-No.} \Rightarrow \text{of } \text{shape}) \rightarrow C$ | | | | | ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | The bit number is specified by 3-bit immediate data. | | Туре | Instruction | Size* | Function | |------------------|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Bit-manipulation | BOR | В | $C \lor (\;of\;) \to C$ | | instructions | | | ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIOR | В | $C \vee [\lnot (sit\text{-No.}> of )] \to C$ | | | | | ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | The bit number is specified by 3-bit immediate data. | | | BXOR | В | $C \oplus (\text{sbit-No.> of } \text{EAd>}) \rightarrow C$ | | | | | Exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIXOR | В | $C \oplus [\neg (\text{ of })] \rightarrow C$ | | | | | Exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | The bit number is specified by 3-bit immediate data. | | | BLD | В | $($ of $<$ EAd $>$ $) \rightarrow$ C | | | | | Transfers a specified bit in a general register or memory operand to the carry flag. | | | BILD | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> C</ead></bit-no.> | | | | | Transfers the inverse of a specified bit in a general register or memory operand to the carry flag. | | | | | The bit number is specified by 3-bit immediate data. | | | BST | В | $C \rightarrow (\text{sbit-No.} \Rightarrow \text{of } \text{Ad>})$ | | | | | Transfers the carry flag value to a specified bit in a general register or memory operand. | | | BIST | В | $\neg C \rightarrow (\text{bit-No.> of } \text{EAd>})$ | | | | | Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand. | | | | | The bit number is specified by 3-bit immediate data. | | Туре | Instruction | Size* | Function | | | | | |------------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|--|--| | Branching instructions | Всс | _ | Branches to a specified address if a specified condition is true. The branching conditions are listed below. | | | | | | | | | Mnemonic | Description | Condition | | | | | | | BRA(BT) | Always (true) | Always | | | | | | | BRN(BF) | Never (false) | Never | | | | | | | BHI | High | $C \vee Z = 0$ | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | Bcc(BHS) | Carry clear<br>(high or same) | C = 0 | | | | | | | BCS(BLO) | Carry set (low) | C = 1 | | | | | | | BNE | Not equal | Z = 0 | | | | | | | BEQ | Equal | Z = 1 | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | BVS | Overflow set | V = 1 | | | | | | | BPL | Plus | N = 0 | | | | | | | ВМІ | Minus | N = 1 | | | | | | | BGE | Greater or equal | N ⊕ V = 0 | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | BGT | Greater than | $Z \vee (N \oplus V) = 0$ | | | | | | | BLE | Less or equal | $Z \vee (N \oplus V) = 1$ | | | | | | | | | | | | | | JMP | _ | Branches und | onditionally to a spec | cified address. | | | | | BSR | _ | Branches to a subroutine at a specified address. | | | | | | | JSR | _ | Branches to a | subroutine at a spec | cified address. | | | | | RTS | _ | Returns from a subroutine. | | | | | | Туре | Instruction | Size* | Function | |----------------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System control | TRAPA | _ | Starts trap-instruction exception handling. | | instructions | RTE | _ | Returns from an exception-handling routine. | | | SLEEP | _ | Causes a transition to the power-down state. | | | LDC | B/W | (EAs) o CCR | | | | | Moves the source operand contents to the condition code register. Byte transfer is performed in the #xx:8, Rs addressing mode and word transfer in other addressing modes. | | | STC | B/W | CCR o (EAd) | | | | | Transfers the CCR contents to a destination location.<br>Byte transfer is performed in the Rd addressing mode<br>and word transfer in other addressing modes. | | | ANDC | В | $CCR \land \#IMM \rightarrow CCR$ | | | | | Logically ANDs the condition code register with immediate data. | | | ORC | В | $CCR \lor \#IMM \to CCR$ | | | | | Logically ORs the condition code register with immediate data. | | | XORC | В | $CCR \oplus \#IMM \to CCR$ | | | | | Logically exclusive-ORs the condition code register with immediate data. | | | NOP | _ | $PC + 2 \rightarrow PC$ | | | | | Only increments the program counter. | | Туре | Instruction | Size* | Function | |---------------------------------------|-------------|-------|---------------------------------------------------------------------------------------------------------| | Block data<br>transfer<br>instruction | EEPMOV.B | _ | if R4L ≠ 0 then Repeat @ER5 +→ @ER6 + R4L - 1→R4L Until R4L = 0 else next; | | | EEPMOV.W - | _ | if R4 $\neq$ 0 then Repeat @ER5 + $\rightarrow$ @ER6 + R4 - 1 $\rightarrow$ R4L Until R4 = 0 else next; | | | | | Transfers a data block according to parameters set in general registers R4L or R4, ER5, and R6. | | | | | R4L or R4: size of block (bytes)<br>ER5: starting source address<br>R6: starting destination address | | | | | Execution of the next instruction begins as soon as the transfer is completed. | Note: \* Size refers to the operand size. B: Byte W: Word L: Longword #### 1.6.4 Basic Instruction Formats The H8/300H instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (OP field), a register field (r field), an effective address extension (EA field), and a condition field (cc). **Operation Field:** Indicates the function of the instruction, the effective address, and the operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. **Register Field:** Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. **Effective Address Extension:** Eight, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. A 24-bit address or a displacement is treated as 32-bit data in which the first 8 bits are 0. **Condition Field:** Specifies the branching condition of Bcc instructions. Figure 1.12 shows examples of instruction formats. **Figure 1.12 Instruction Formats** #### 1.6.5 Addressing Modes and Effective Address Calculation #### (1) Addressing Modes The H8/300H CPU supports the eight addressing modes listed in table 1.4. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or absolute (8-bit) addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. **Table 1.4** Addressing Modes | No. | Addressing Mode | Symbol | |-----|---------------------------------------|-------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16,ERn)/@(d:24,ERn) | | 4 | Register indirect with post-increment | @ERn+ | | | Register indirect with pre-decrement | @-ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 8 | Memory indirect | @@aa:8 | - 1 Register Direct—Rn: The register field of the instruction specifies an 8-, 16-, or 32-bit general register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. - **2 Register Indirect**—@**ERn:** The register field of the instruction code specifies an address register (ERn), the lower 24 bits of which contain the address of a memory operand. - 3 Register Indirect with Displacement—@(d:16, ERn) or @(d:24, ERn): A 16-bit or 24-bit displacement contained in the instruction is added to an address register (an extended register paired with a general register) specified by the register field of the instruction, and the lower 24 bits of the sum specify the address of a memory operand. A 16-bit displacement is sign-extended when added. #### 4 Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn: - Register indirect with post-increment—@ERn+ The register field of the instruction code specifies an address register (ERn), the lower 24 bits of which contain the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents (32 bits) and the sum is stored in the address register. - The value added is 1 for byte access, 2 for word access, or 4 for longword access. For word or longword access, the register value should be even. - Register indirect with pre-decrement—@-ERn The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the lower 24 bits of the result becomes the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte. operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word access, or 4 for longword access. For word or longword access, the resulting register value should be even. **5** Absolute Address—@aa:8, @aa:16, or @aa:24: The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), or 24 bits long (@aa:24). For an 8-bit absolute address, the upper 16 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 8 bits are a sign extension. A 24-bit absolute address can access the entire address space. Table 1.5 indicates the accessible address ranges. | Table 1.5 | Absolute | Address | Access | Ranges | |------------|-----------|-------------|---------|-------------| | I UDIC III | Indudiate | I I WUI COD | TICCCOD | I LUII S CD | | | Normal Mode | Advanced Mode | | | |----------------------------------------------------|------------------|---------------------------------------------------|--|--| | 8 bits H'FF00 to H'FFFF (@aa:8) (65,280 to 65,535) | | H'FFFF00 to H'FFFFF<br>(16,776,960 to 16,777,215) | | | | 16 bits | H'0000 to H'FFFF | H'000000 to H'007FFF, H'FF8000 to H'FFFFFF | | | | (@aa:16) | (0 to 65,535) | (0 to 32,767, 16,744,448 to 16,777,215) | | | | 24 bits | H'0000 to H'FFFF | H'00000 to H'FFFFF | | | | (@aa:24) | (0 to 65,535) | (0 to 16,777,215) | | | For further details on the accessible range, see the relevant microcontroller hardware manual. **6 Immediate**—#xx:8, #xx:16, or #xx:32: The instruction contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. Some bit manipulation instructions contain 3-bit immediate data in the second or fourth byte of the instruction, specifying a bit number. The TRAPA instruction contains 2-bit immediate data in the second byte of the instruction, specifying a vector address. - **7 Program-Counter Relative**—@(**d:8, PC**) or @(**d:16, PC**): This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction is sign-extended and added to the 24-bit program counter (PC) contents to generate a branch address. The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is –126 to +128 bytes (–63 to +64 words) or –32766 to +32768 bytes (–16383 to +16384 words) from the branch instruction. The resulting value should be an even number. - 8 Memory Indirect—@@aa:8: This mode can be used by the JMP and JSR instructions. The second byte of the instruction specifies a memory operand by an 8-bit absolute address. This memory operand contains a branch address. The upper 8 bits of the absolute address are assumed to be 0 (H'00), so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'0000FF in advanced mode). In normal mode the memory operand is a word operand and the branch address is 16 bits long. In advanced mode the memory operand is a longword operand. The first byte is ignored and the branch address is 24 bits long. Note that the first part of the address range is also the exception vector area. For further details see the relevant microcontroller hardware manual. Figure 1.13 Branch Address Specification in Memory Indirect Mode If an odd address is specified in word or longword memory access, or as a branch address, the least significant bit is regarded as 0, causing access to be performed at the address preceding the specified address. [See (2) Memory Data Formats in section 1.5.2 for further information.] #### (2) Effective Address Calculation Table 1.6 indicates how effective addresses are calculated in each addressing mode. In normal mode the upper 8 bits of the effective address are ignored in order to generate a 16-bit address. reg, regm, regn: General registers Operation field Displacement op: disp: abs: IMM: Absolute address Immediate data # Section 2 Instruction Descriptions # 2.1 Tables and Symbols This section explains how to read the tables describing each instruction. Note that the descriptions of some instructions extend over two pages or more. Mnemonic (full name): Gives the full and mnemonic names of the instruction. **Type:** Indicates the type of instruction. **Operation:** Describes the instruction in symbolic notation. (See section 2.1.2, Operation.) **Assembly-Language Format:** Indicates the assembly-language format of the instruction. (See section 2.1.1, Assembler Format.) **Operand Size:** Indicates the available operand sizes. **Condition Code:** Indicates the effect of instruction execution on the flag bits in the CCR. (See section 2.1.3, Condition Code.) **Description:** Describes the operation of the instruction in detail. **Available Registers:** Indicates which registers can be specified in the register field of the instruction. **Operand Format and Number of States Required for Execution:** Shows the addressing modes and instruction format together with the number of states required for execution. **Notes:** Gives notes concerning execution of the instruction. #### 2.1.1 Assembler Format The operand size is byte (B), word (W), or longword (L). Some instructions are restricted to a limited set of operand sizes. The symbol <EA> indicates that two or more addressing modes can be used. The H8/300H CPU supports the eight addressing modes listed next. Effective address calculation is described in section 1.7, Effective Address Calculation. | Symbol | Addressing Mode | |---------------------------|--------------------------------------------------------| | Rn | Register direct | | @ERn | Register indirect | | @(d:16, ERn)/@(d:24, ERn) | Register indirect with displacement (16-bit or 24-bit) | | @ERn+, @-ERn | Register indirect with post-increment or pre-decrement | | @aa:8/16/24 | Absolute address (8-bit, 16-bit, or 24-bit) | | #xx:8/16/32 | Immediate (8-bit, 16-bit, or 32-bit) | | @(d:8, PC)/@(d:16, PC) | Program-counter relative (8-bit or 16-bit) | | @@aa:8 | Memory indirect | # 2.1.2 Operation The symbols used in the operation descriptions are defined as follows. | Symbol | Meaning | |---------------|---------------------------------------------------------------------------------------------------------------------------------------| | Rd | General destination register* | | Rs | General source register* | | Rn | General register* | | ERd | General destination register (address register or 32-bit register) | | ERs | General source register (address register or 32-bit register) | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | PC | Program counter | | SP | Stack pointer | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | disp | Displacement | | $\rightarrow$ | Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right | | + | Addition of the operands on both sides | | _ | Subtraction of the operand on the right from the operand on the left | | × | Multiplication of the operands on both sides | | ÷ | Division of the operand on the left by the operand on the right | | ^ | Logical AND of the operands on both sides | | V | Logical OR of the operands on both sides | | $\oplus$ | Logical exclusive OR of the operands on both sides | | ¬ | Logical NOT (logical complement) | | ( ) < > | Contents of effective address of the operand | Note: \* General registers include 8-bit registers (R0H to R7H and R0L to R7L), 16-bit registers (R0 to R7 ad E0 to E7) and 32-bit registers. #### 2.1.3 Condition Code The symbols used in the condition-code description are defined as follows. | Symbol | Meaning | |----------|----------------------------------------------------| | <b>1</b> | Changes according to the result of the instruction | | * | Undetermined (no guaranteed value) | | 0 | Always cleared to 0 | | _ | Not affected by execution of the instruction | | Δ | Varies depending on conditions; see the notes. | # 2.1.4 Instruction Format The symbols used in the instruction format descriptions are listed below. | Symbol | Meaning | | | | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | IMM | Immediate data (2, 3, 8, 16, or 32 bits) | | | | | abs | Absolute address (8, 16, or 24 bits) | | | | | disp | Displacement (8, 16, or 24 bits) | | | | | rs, rd, rn | Register number (4 bits. The symbol rs corresponds to operand symbols such as Rs. The symbol rd corresponds to operand symbols such as Rd. The symbol rn corresponds to the operand symbol Rn.) | | | | | ers, erd, ern | Register number (3 bits. The symbol ers corresponds to operand symbols such as ERs. The symbol erd corresponds to operand symbols such as ERd and @ERd. The symbol ern corresponds to the operand symbol ERn.) | | | | #### 2.1.5 Register Specification Address Register **Address Register Specification:** When a general register is used as an address register [@ERn, @(d:16, ERn), @(d:24, ERn), @ERn+, or @-ERn], the register is specified by a 3-bit register field (ers or erd). The lower 24 bits of the register are valid. **Data Register Specification:** A general register can be used as a 32-bit, 16-bit, or 8-bit data register, which is specified by a 3-bit register number. When a 32-bit register (ERn) is used as a longword data register, it is specified by a 3-bit register field (ers, erd, or ern). When a 16-bit register is used as a word data register, it is specified by a 4-bit register field (rs, rd, or rn). The lower 3 bits specify the register number. The upper bit is set to 1 to specify an extended register (En) or cleared to 0 to specify a general register (Rn). When an 8-bit register is used as a byte data register, it is specified by a 4-bit register field (rs, rd, or rn). The lower 3 bits specify the register number. The upper bit is set to 1 to specify a low register (RnL) or cleared to 0 to specify a high register (RnH). This is shown next. | 32-bit Register | | 16-k | 16-bit Register | | it Register | |-------------------|---------------------|-------------------|---------------------------------|-------------------|-------------------------------------------------| | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | | 000 | ER0 | 0000 | R0 | 0000 | R0H | | 001 | ER1<br>ER7 | 0001 | R1<br> | 0001 | R1H<br> <br> <br> <br> <br> <br> <br> <br> <br> | | | | 1000 | E0 | 1000 | E0L | | | | 1001<br> | E1<br> <br> <br> <br> <br> <br> | 1001<br> | E1L<br> <br> <br> <br> <br> <br> <br> <br> | #### 2.1.6 **Bit Data Access in Bit Manipulation Instructions** Bit data is accessed as the n-th bit (n = 0, 1, 2, 3, ..., 7) of a byte operand in a general register or memory. The bit number is given by 3-bit immediate data, or by the lower 3 bits of a general register value. Example 1: To set bit 3 in R2H to 1 Example 2: To load bit 5 at address H'FFFF02 into the bit accumulator The operand size and addressing mode are as indicated for register or memory operand data. #### **Instruction Descriptions** 2.2 The instructions are described starting in section 2.2.1. #### 2.2.1 (1) ADD (B) # ADD (ADD binary) **Add Binary** #### Operation $Rd + (EAs) \rightarrow Rd$ **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|-----------|---|---|-----------|----------|-------------------| | _ | _ | <b>\$</b> | _ | 1 | <b>\$</b> | <b>\</b> | $\Leftrightarrow$ | # **Assembly-Language Format** ADD.B <EAs>, Rd - H: Set to 1 if there is a carry at bit 3; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero: otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a carry at bit 7; otherwise cleared to 0. #### **Operand Size** **Byte** # **Description** This instruction adds the source operand to the contents of an 8-bit register Rd (destination operand) and stores the result in the 8-bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | | Instruction | n Format | | No. of | |-----------------|------------|-----------|-------|------|-------------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st k | oyte | 2nd byte 3rd byte | | 4th byte | States | | Immediate | ADD.B | #xx:8, Rd | 8 | rd | IMM | | | 2 | | Register direct | ADD.B | Rs, Rd | 0 | 8 | rs rd | | | 2 | #### **Notes** Rev. 3.00 Dec 13, 2004 page 42 of 258 #### 2.2.1 (2) ADD (W) #### ADD (ADD binary) **Add Binary** # Operation $$Rd + (EAs) \rightarrow Rd$$ #### **Assembly-Language Format** ADD.W <EAs>, Rd H: Set to 1 if there is a carry at bit 11; otherwise cleared to 0. **Condition Code** N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Set to 1 if there is a carry at bit 15; otherwise cleared to 0. # **Operand Size** Word # Description This instruction adds the source operand to the contents of a 16-bit register Rd (destination operand) and stores the result in the 16-bit register Rd. # **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Format | | No. of | | |-----------------|------------|------------|----------|---|----------|---------|----------|----------|--------|--| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | | 3rd byte | 4th byte | States | | | Immediate | ADD.W | #xx:16, Rd | 7 | 9 | 1 | rd | IMM | | 4 | | | Register direct | ADD.W | Rs, Rd | 0 | 9 | rs | rd | | | 2 | | # 2.2.1 (3) ADD (L) # ADD (ADD binary) **Add Binary** # Operation $ERd + (EAs) \rightarrow ERd$ # Assembly-Language Format ADD.L <EAs>, ERd # **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|--------------|---|-----------|--------------|----------|---| | _ | _ | <b>\( \)</b> | | <b>\$</b> | <b>\( \)</b> | <b>\</b> | 1 | - H: Set to 1 if there is a carry at bit 27; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a carry at bit 31; otherwise cleared to 0. # Description This instruction adds the source operand to the contents of a 32-bit register ERd (destination operand) and stores the result in the 32-bit register ERd. # **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Maamania | Operands | | Instruction Format | | | | | | |-----------------|-----------|-------------|----------|--------------------|----------|----------|----------|----------|--------| | Mode | winemonic | Operands | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | States | | Immediate | ADD.L | #xx:32, ERd | 7 A | 1 0 erd | | IIV | IM | | 6 | | Register direct | ADD.L | Rs, ERd | 0 A | 1 ers 0 erd | | | | | 2 | #### 2.2.2 ADDS #### ADDS (ADD with Sign extension) #### **Add Binary Address Data** ## **Operation** $Rd + 1 \rightarrow ERd$ $Rd + 2 \rightarrow ERd$ $Rd + 4 \rightarrow ERd$ # **Assembly-Language Format** ADDS #1. ERd ADDS #2, ERd ADDS #4, ERd #### **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | _ | _ | | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction adds the immediate value 1, 2, or 4 to the contents of a 32-bit register ERd. Differing from the ADD instruction, it does not affect the condition code flags. # **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Instru | ctio | n Format | | No. of | | |-----------------|------------|----------|-------|------|---------|------|-------------------|--|--------|--| | Mode | Willemonic | Operanus | 1st l | byte | 2nd byt | е | 3rd byte 4th byte | | States | | | Register direct | ADDS | #1, ERd | 0 | В | 0 0 0 | erd | | | 2 | | | Register direct | ADDS | #2, ERd | 0 | В | 8 0 6 | erd | | | 2 | | | Register direct | ADDS | #4, ERd | 0 | В | 9 0 | erd | | | 2 | | #### 2.2.3 ADDX # ADDX (ADD with eXtend carry) **Add with Carry** #### **Operation** $$Rd + (EAs) + C \rightarrow Rd$$ # **Assembly-Language Format** ADDX <EAs>, Rd H: Set to 1 if there is a carry at bit 3; otherwise cleared to 0. Condition Code N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Previous value remains unchanged if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Set to 1 if there is a carry at bit 7; otherwise cleared to 0. # **Operand Size** **Byte** # **Description** This instruction adds the source operand and carry flag to the contents of an 8-bit register Rd (destination register) and stores the result in the 8-bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | | Ins | tructio | n Format | | No. of | | |-----------------|------------|-----------|-----|------|-----|--------------------------|----------|--|--------|--| | Mode | Willemonic | Operanus | 1st | byte | 2nd | d byte 3rd byte 4th byte | | | States | | | Immediate | ADDX | #xx:8, Rd | 9 | rd | IIV | 1M | | | 2 | | | Register direct | ADDX | Rs, Rd | 0 | E | rs | rd | | | 2 | | #### Notes Rev. 3.00 Dec 13, 2004 page 46 of 258 #### 2.2.4 (1) AND (B) #### AND (AND logical) Logical AND ## Operation $Rd \wedge (EAs) \rightarrow Rd$ | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | | _ | _ | 1 | 1 | 0 | _ | #### **Assembly-Language Format** AND.B <EAs>, Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. # **Operand Size** Byte # Description This instruction ANDs the source operand with the contents of an 8-bit register Rd (destination register) and stores the result in the 8-bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instructio | n Format | | No. of | | |-----------------|------------|-----------|----------|------------|----------|----------|--------|--| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | | Immediate | AND.B | #xx:8, Rd | E rd | IMM | | | 2 | | | Register direct | AND.B | Rs, Rd | 1 6 | rs rd | | | 2 | | # 2.2.4 (2) AND (W) #### AND (AND logical) Logical AND # **Operation** $Rd \wedge (EAs) \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|--------------|---|---| | _ | _ | _ | _ | 1 | <b>\( \)</b> | 0 | _ | #### **Assembly-Language Format** AND.W <EAs>, Rd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. # **Operand Size** Word # **Description** This instruction ANDs the source operand with the contents of a 16-bit register Rd (destination register) and stores the result in the 16-bit register Rd. # **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0 to R7, E0 to E7 # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | Ins | structio | n Format | | No. of | | |-----------------|------------|------------|----------|-----|----------|----------|----------|--------|--| | Mode | Willemonic | Operanus | 1st byte | 2nd | byte | 3rd byte | 4th byte | States | | | Immediate | AND.W | #xx:16, Rd | 7 9 | 6 | rd | IIV | IM | 4 | | | Register direct | AND.W | Rs, Rd | 6 6 | rs | rd | | | 2 | | #### **Notes** Rev. 3.00 Dec 13, 2004 page 48 of 258 #### 2.2.4 (3) AND (L) # AND (AND logical) **Logical AND** ## Operation $ERd \wedge (EAs) \rightarrow ERd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|--------------|----------|---|---| | _ | _ | _ | _ | <b>\( \)</b> | <b>\</b> | 0 | | #### **Assembly-Language Format** AND.L <EAs>, ERd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. # Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. ## **Operand Size** Longword # Description This instruction ANDs the source operand with the contents of a 32-bit register ERd (destination register) and stores the result in the 32-bit register ERd. # **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction Format | | | | | | | | No. of | |-----------------|------------|-------------|-----|--------------------|----------|-------|-----|------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd byte | | 3rd | byte | 4th byte | 5th byte | 6th byte | States | | Immediate | AND.L | #xx:32, ERd | 7 | Α | 6 | 0 erd | | | IM | IM | | 6 | | Register direct | AND.L | Rs, ERd | 0 | 1 | F | 0 | 6 | 6 | 0 ers 0 erd | | | 4 | #### 2.2.5 ANDC #### ANDC (AND Control register) #### **Logical AND with CCR** C: Stores the corresponding bit of the result. | Operation | <b>Condition Code</b> | | | | | | | |-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | $CCR \wedge \#IMM \rightarrow CCR$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | Assembly-Language Format ANDC #xx:8, CCR | I: Stores the corresponding bit of the result. UI: Stores the corresponding bit of the result. H: Stores the corresponding bit of the result. U: Stores the corresponding bit of the result. N: Stores the corresponding bit of the result. | | | | | | | | Operand Size | Z: Stores the corresponding bit of the result. V: Stores the corresponding bit of the result. | | | | | | | # **Description** Byte This instruction ANDs the contents of the condition-code register (CCR) with immediate data and stores the result in the condition-code register. No interrupt requests, including NMI, are accepted immediately after execution of this instruction. # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | | | |------------|------------|------------|----------|--------|----------|-------------------|--|--------|--| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | 2nd byte 3rd byte | | States | | | Immediate | ANDC | #xx:8, CCR | 0 | 6 | IMM | | | 2 | | #### 2.2.6 BAND #### BAND (Bit AND) **Bit Logical AND** | Operation | Condition Code | | | | | | | | |--------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--| | $C \land ( of ) \rightarrow C$ | I UI H U N Z V C | | | | | | | | | Assembly-Language Format | | | | | | | | | | BAND #xx:3, <ead></ead> | H: Previous value remains unchanged. | | | | | | | | | Operand Size | N: Previous value remains unchanged. Z: Previous value remains unchanged. | | | | | | | | | Byte | V: Previous value remains unchanged. | | | | | | | | | Byte | C: Stores the result of the operation. | | | | | | | | #### **Description** This instruction ANDs a specified bit in the destination operand with the carry bit and stores the result in the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. #### **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | | |-------------------|------------|-------------|--------------------|---|----------|----------|----------|--------|--|--| | Mode* | Willemonic | Operanus | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | | | Register direct | BAND | #xx:3.Rd | 7 | 6 | 0 IMM rd | | | 2 | | | | Register indirect | BAND | #xx:3.@ERd | 7 | С | 0 erd 0 | 7 6 | 0 IMM 0 | 6 | | | | Absolute address | BAND | #xx:3.@aa:8 | 7 | Е | abs | 7 6 | 0 IMM 0 | 6 | | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### **Notes** See the corresponding LSI hardware manual for details on the access range for $@\,aa:8.$ #### 2.2.7 Bcc # **Bcc** (Branch conditionally) #### **Conditional Branch** #### **Operation** If condition is true, then $$PC + disp \rightarrow PC$$ else next: # **Assembly-Language Format** Bcc disp → Condition field # **Condition Code** I UI H U N Z V C H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged.V: Previous value remains unchanged. C: Previous value remains unchanged. # **Operand Size** \_ # **Description** If the condition specified in the condition field (cc) is true, a displacement is added to the program counter (PC) and execution branches to the resulting address. The PC value used in the address calculation is the starting address of the instruction immediately following the Bcc instruction. The displacement is a signed 8-bit or 16-bit value. The branch destination address can be located in the range from -126 to +128 bytes or -32766 to +32768 bytes from the Bcc instruction. | Mnemonic | Meaning | СС | Condition | Signed/Unsigned* | |-----------|----------------------------|------|---------------------------|----------------------------| | BRA (BT) | Always (true) | 0000 | True | | | BRn (BF) | Never (false) | 0001 | False | | | BHI | Hlgh | 0010 | $C \vee Z = 0$ | X > Y (unsigned) | | BLS | Low or Same | 0011 | $C \vee Z = 1$ | X ≤ Y (unsigned) | | BCC (BHS) | Carry Clear (High or Same) | 0100 | C = 0 | X ≥ Y (unsigned) | | BCS (BLO) | Carry Set (LOw) | 0101 | C = 1 | X < Y (unsigned) | | BNE | Not Equal | 0110 | Z = 0 | X ≠ Y (unsigned or signed) | | BEQ | EQual | 0111 | Z = 1 | X > Y (unsigned or signed) | | BVC | oVerflow Clear | 1000 | V = 0 | | | BVS | oVerflow Set | 1001 | V = 1 | | | BPL | PLus | 1010 | N = 0 | | | BMI | Minus | 1011 | N = 1 | | | BGE | Greater or Equal | 1100 | $N \oplus V = 0$ | X ≥ Y (signed) | | BLT | Less Than | 1101 | N ⊕ V = 1 | X < Y (signed) | | BGT | Greater Than | 1110 | $Z \vee (N \oplus V) = 0$ | X > Y (signed) | | BLE | Less or Equal | 1111 | $Z \vee (N \oplus V) = 1$ | X ≤ Y (signed) | Note: \* If the immediately preceding instruction is a CMP instruction, X is the destination operand and Y is the source operand. #### Bcc # **Bcc** (Branch conditionally) #### **Conditional Branch** # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction Format | | | | | | | |-----------------|-----------|----------|-----|--------------------|----------|----------|----------|--------|--|--| | Mode | winemonic | Operands | 1st | byte | 2nd byte | 3rd byte | 4th byte | States | | | | Program-counter | BRA (BT) | d:8 | 4 | 0 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 0 0 | di | sp | 6 | | | | Program-counter | BRN (BF) | d:8 | 4 | 1 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 1 0 | di | sp | 6 | | | | Program-counter | BHI | d:8 | 4 | 2 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 2 0 | di | sp | 6 | | | | Program-counter | BLS | d:8 | 4 | 3 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 3 0 | di | sp | 6 | | | | Program-counter | Bcc (BHS) | d:8 | 4 | 4 | disp | | | 4 | | | | relative | , , | d:16 | 5 | 8 | 4 0 | di | sp | 6 | | | | Program-counter | BCS (BLO) | d:8 | 4 | 5 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 5 0 | di | sp | 6 | | | | Program-counter | BNE | d:8 | 4 | 6 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 6 0 | di | sp | 6 | | | | Program-counter | BEQ | d:8 | 4 | 7 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 7 0 | di | sp | 6 | | | | Program-counter | BVC | d:8 | 4 | 8 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 8 0 | di | sp | 6 | | | | Program-counter | BVS | d:8 | 4 | 9 | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | 9 0 | di | sp | 6 | | | | Program-counter | BPL | d:8 | 4 | Α | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | A 0 | di | sp | 6 | | | | Program-counter | BMI | d:8 | 4 | В | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | B 0 | di | sp | 6 | | | | Program-counter | BGE | d:8 | 4 | С | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | C 0 | di | sp | 6 | | | | Program-counter | BLT | d:8 | 4 | D | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | D ; 0 | di | sp | 6 | | | | Program-counter | BGT | d:8 | 4 | E | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | E ; 0 | di | sp | 6 | | | | Program-counter | BLE | d:8 | 4 | F | disp | | | 4 | | | | relative | | d:16 | 5 | 8 | F : 0 | di | sp | 6 | | | - 1. The branch destination address must be even. - 2. In machine language BRA, BRN, BCC, and BCS are identical to BT, BF, BHS, and BLO, respectively. The number of execution states for BRn (BF) is the same as for two NOP instructions. #### 2.2.8 BCLR # BCLR (Bit CLeaR) Bit Clear #### **Operation** $0 \rightarrow (< bit No. > of < EAd >)$ # **Assembly-Language Format** BCLR #xx:3, <EAd> BCLR Rn, <EAd> # **Operand Size** Byte #### Condition Code | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | | _ | _ | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction clears a specified bit in the destination operand to 0. The bit number can be specified by 3-bit immediate data, or by the lower three bits of a general register (Rn). The specified bit is not tested. The condition-code flags are not altered. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rn: R0L to R7L, R0H to R7H ERd: ER0 to ER7 #### **BCLR** ## BCLR (Bit CLeaR) Bit Clear # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operando | Instruction Format | | | | | | | | |-------------------|------------|--------------|--------------------|---|----------|----------|----------|--------|--|--| | Mode* | Willemonic | Operands | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | | | Register direct | BCLR | #xx:3, Rd | 7 | 2 | 0 IMM rd | | | 2 | | | | Register indirect | BCLR | #xx:3, @ERd | 7 | D | 0 erd 0 | 7 2 | 0 IMM 0 | 8 | | | | Absolute address | BCLR | #xx:3, @aa:8 | 7 | F | abs | 7 2 | 0 IMM 0 | 8 | | | | Register direct | BCLR | Rn, Rd | 6 | 2 | rn rd | | | 2 | | | | Register indirect | BCLR | Rn, @ERd | 7 | D | 0 erd 0 | 6 2 | rn 0 | 8 | | | | Absolute address | BCLR | Rn, @aa:8 | 7 | F | abs | 6 2 | rn 0 | 8 | | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. ## Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.9 **BIAND** #### **BIAND** (Bit Invert AND) **Bit Logical AND** | $\sim$ | | 4 • | | |---------------------------------|-----|-------|---| | ( ) | ner | ation | ١ | | $\mathbf{\mathbf{\mathcal{I}}}$ | | uuui | ı | $C \land [\neg (\langle bit \ No. \rangle \ of \langle EAd \rangle)] \rightarrow C$ #### **Assembly-Language Format** BIAND #xx:3, <EAd> ### **Operand Size** Byte #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | | _ | 1 | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Stores the result of the operation. # **Description** This instruction ANDs the inverse of a specified bit in the destination operand with the carry bit and stores the result in the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode* | Mnemonic | Operands | Instruction Format | | | | | | | | |---------------------|----------|-------------|--------------------|------|----------|-----|------|----------|--------|--| | | | | 1st | byte | 2nd byte | 3rd | byte | 4th byte | States | | | Register direct | BIAND | #xx:3.Rd | 7 | 6 | 1 IMM rd | | | | 2 | | | Register indirect | BIAND | #xx:3.@ERd | 7 | С | 0 erd 0 | 7 | 6 | 1 IMM 0 | 6 | | | Absolute address | BIAND | #xx:3.@aa:8 | 7 | Е | abs | 7 | 6 | 1 IMM 0 | 6 | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. Rev. 3.00 Dec 13, 2004 page 56 of 258 REJ09B0213-0300 #### 2.2.10 BILD #### **BILD (Bit Invert LoaD)** Bit Load | 171761 | ation | |--------|-------| | ~ ~ ~ | **** | $\neg$ ( $\langle$ bit No. $\rangle$ of $\langle$ EAd $\rangle$ ) $\rightarrow$ C I UI H U N Z V C #### **Assembly-Language Format** BILD #xx:3, <EAd> H: Previous value remains unchanged. **Condition Code** N: Previous value remains unchanged. Z: Previous value remains unchanged.V: Previous value remains unchanged. V: Previous value remains unchanged. C: Loaded with the inverse of the specified bit. # **Operand Size** Byte # **Description** This instruction loads the inverse of a specified bit from the destination operand into the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # Available Registers Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode* | Mnemonic | Operands | Instruction Format | | | | | | | | No. of | | |---------------------|----------|-------------|--------------------|------|---|-----|------|-----|------|-------|--------|--------| | | | | 1st | byte | | 2nd | byte | 3rd | byte | 4th | byte | States | | Register direct | BILD | #xx:3.Rd | 7 | 7 | 1 | IMM | rd | | | | | 2 | | Register indirect | BILD | #xx:3.@ERd | 7 | С | 0 | erd | 0 | 7 | 7 | 1 IMM | 0 | 6 | | Absolute address | BILD | #xx:3.@aa:8 | 7 | E | | ab | s | 7 | 7 | 1 IMM | 0 | 6 | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.11 BIOR #### **BIOR** (Bit Invert inclusive OR) Bit Logical OR #### **Operation** $C \lor [\neg (\langle bit \ No. \rangle \ of \langle EAd \rangle)] \rightarrow C$ #### Assembly-Language Format BIOR #xx:3, <EAd> ### **Operand Size** Byte #### **Condition Code** I UI H U N Z V C — — — — — — > H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged.V: Previous value remains unchanged. C: Stores the result of the operation. #### **Description** This instruction ORs the inverse of a specified bit in the destination operand with the carry bit and stores the result in the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode* | Mnemonic | Operands | Instruction Format | | | | | | | | |---------------------|----------|-------------|--------------------|------|----------|----------|----------|--------|--|--| | | | | 1st | byte | 2nd byte | 3rd byte | 4th byte | States | | | | Register direct | BIOR | #xx:3.Rd | 7 | 4 | 1 IMM rd | | | 2 | | | | Register indirect | BIOR | #xx:3.@ERd | 7 | С | 0 erd 0 | 7 4 | 1 IMM 0 | 6 | | | | Absolute address | BIOR | #xx:3.@aa:8 | 7 | Е | abs | 7 4 | 1 IMM 0 | 6 | | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. Rev. 3.00 Dec 13, 2004 page 58 of 258 REJ09B0213-0300 #### 2.2.12 BIST ## **BIST (Bit Invert STore)** **Bit Store** | Operation | <b>Condition Code</b> | | | | | | | |----------------------------------------------------------------------------------------------|--------------------------------------|--|--|--|--|--|--| | $\neg C \rightarrow (\langle \text{bit No.} \rangle \text{ of } \langle \text{EAd} \rangle)$ | I UI H U N Z V C | | | | | | | | Assembly-Language Format | | | | | | | | | BIST #xx:3, <ead></ead> | H: Previous value remains unchanged. | | | | | | | | | N: Previous value remains unchanged. | | | | | | | | Operand Size | Z: Previous value remains unchanged. | | | | | | | | • | V: Previous value remains unchanged. | | | | | | | | Byte | C: Previous value remains unchanged. | | | | | | | ## **Description** This instruction stores the inverse of the carry bit in a specified bit location in the destination operand. The bit number is specified by 3-bit immediate data. Other bits in the destination operand remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | | |-------------------|------------|-------------|--------------------|---|----------|----------|---|----------|--------|--| | Mode* | Willemonic | Operanus | 1st byte | | 2nd byte | 3rd byte | | 4th byte | States | | | Register direct | BIST | #xx:3,Rd | 6 | 7 | 1 IMM rd | | | | 2 | | | Register indirect | BIST | #xx:3,@ERd | 7 | D | 0 erd 0 | 6 | 7 | 1 IMM 0 | 8 | | | Absolute address | BIST | #xx:3,@aa:8 | 7 | F | abs | 6 | 7 | 1 IMM 0 | 8 | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.13 BIXOR ## **BIXOR** (Bit Invert eXclusive OR) #### Bit Exclusive Logical OR | Operation | |-----------| |-----------| $C \oplus [\neg (\langle bit \ No. \rangle \ of \langle EAd \rangle)] \rightarrow C$ # **Assembly-Language Format** BIXOR #xx:3, <EAd> # **Operand Size** Byte #### **Condition Code** I UI H U N Z V C — — — — — — — > H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Stores the result of the operation. # **Description** This instruction exclusively ORs the inverse of a specified bit in the destination operand with the carry bit and stores the result in the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | |-------------------|---------------|-------------|--------------------|------|----------|-----|------|----------|--------| | Mode* | Willelliollic | | 1st | byte | 2nd byte | 3rd | byte | 4th byte | States | | Register direct | BIXOR | #xx:3,Rd | 7 | 5 | 1 IMM rd | | | | 2 | | Register indirect | BIXOR | #xx:3,@ERd | 7 | С | 0 erd 0 | 7 | 5 | 1 IMM 0 | 6 | | Absolute address | BIXOR | #xx:3,@aa:8 | 7 | E | abs | 7 | 5 | 1 IMM 0 | 6 | Note: $\ ^*$ The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. Rev. 3.00 Dec 13, 2004 page 60 of 258 REJ09B0213-0300 #### 2.2.14 BLD ## BLD (Bit LoaD) Bit Load # Operation (<Bit No.> of <EAd $>) <math>\rightarrow$ C ## **Assembly-Language Format** BLD #xx:3, <EAd> ## **Operand Size** Byte #### **Condition Code** | _1 | [ | UI | Η | U | N | Z | V | C | |----|---|----|---|---|---|---|---|---| | | _ | _ | _ | _ | _ | _ | _ | 1 | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Loaded from the specified bit. # **Description** This instruction loads a specified bit from the destination operand into the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # Available Registers Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | |-------------------|------------|-------------|--------------------|---|-----------|----------|----------|--------|--| | Mode* | Willemonic | Operanus | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | | Register direct | BLD | #xx:3,Rd | 7 | 7 | 0:IMM: rd | | | 2 | | | Register indirect | BLD | #xx:3,@ERd | 7 | С | 0 erd 0 | 7 7 | 0 IMM 0 | 6 | | | Absolute address | BLD | #xx:3,@aa:8 | 7 | E | abs | 7 7 | 0 IMM 0 | 6 | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.15 BNOT **BNOT (Bit NOT)** Bit NOT ## **Operation** $\neg$ (<bit No.> of <EAd>) $\rightarrow$ (<bit No.> of $\langle EAd \rangle$ # Assembly-Language Format BNOT #xx:3, <EAd> BNOT Rn, <EAd> # **Operand Size** Byte #### Condition Code | Ι | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | | _ | _ | _ | _ | | _ | | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction inverts a specified bit in the destination operand. The bit number is specified by 3bit immediate data or by the lower 3 bits of a general register. The specified bit is not tested. The condition code remains unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rn: R0L to R7L, R0H to R7H ERd: ER0 to ER7 #### **BNOT** BNOT (Bit NOT) Bit NOT # **Operand Format and Number of States Required for Execution** | Addressing Mnemonic | | Operands | Instruction Format | | | | | | | | |---------------------|------------|--------------|--------------------|---|----------|----------|----------|--------|--|--| | Mode* | Willemonic | Operanus | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | | | Register direct | BNOT | #xx:3, Rd | 7 | 1 | 0 IMM rd | | | 2 | | | | Register indirect | BNOT | #xx:3, @ERd | 7 | D | 0 erd 0 | 7 1 | 0 IMM 0 | 8 | | | | Absolute address | BNOT | #xx:3, @aa:8 | 7 | F | abs | 7 1 | 0 IMM 0 | 8 | | | | Register direct | BNOT | Rn, Rd | 6 | 1 | rn rd | | | 2 | | | | Register indirect | BNOT | Rn, @ERd | 7 | D | 0 erd 0 | 6 1 | rn 0 | 8 | | | | Absolute address | BNOT | Rn, @aa:8 | 7 | F | abs | 6 1 | rn 0 | 8 | | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. # Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.16 BOR ## **BOR** (bit inclusive OR) Bit Logical OR | O | peration | |---|----------| | v | pei auon | $C \vee [(\langle bit \ No. \rangle \ of \langle EAd \rangle)] \rightarrow C$ ## **Assembly-Language Format** BOR #xx:3, $\langle EAd \rangle$ # **Operand Size** Byte # **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|---|---|-----------| | | _ | _ | _ | _ | _ | | <b>\$</b> | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Stores the result of the operation. # Description This instruction ORs a specified bit in the destination operand with the carry bit and stores the result in the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # Available Registers Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | |-------------------|---------------|-------------|--------------------|------|----------|-----|------|----------|--------| | Mode* | Willelliollic | | 1st | byte | 2nd byte | 3rd | byte | 4th byte | States | | Register direct | BOR | #xx:3,Rd | 7 | 4 | 0 IMM rd | | | | 2 | | Register indirect | BOR | #xx:3,@ERd | 7 | С | 0 erd 0 | 7 | 4 | 0 IMM 0 | 6 | | Absolute address | BOR | #xx:3,@aa:8 | 7 | E | abs | 7 | 4 | 0 IMM 0 | 6 | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### **Notes** For the @aa:8 access range, refer to the relevant microcontroller hardware manual. Rev. 3.00 Dec 13, 2004 page 64 of 258 REJ09B0213-0300 Bit Set #### 2.2.17 BSET # **BSET (Bit SET)** # **Operation** $1 \rightarrow (< bit No. > of < EAd >)$ ## **Assembly-Language Format** BSET #xx:3, <EAd> BSET Rn. <EAd> # **Operand Size** Byte #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | | _ | | | _ | _ | _ | _ | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction sets a specified bit in the destination operand to 1. The bit number can be specified by 3-bit immediate data, or by the lower three bits of a general register. The specified bit is not tested. The condition code flags are not altered. # **Available Registers** R0L to R7L, R0H to R7H Rd: Rn: R0L to R7L, R0H to R7H ERd: ER0 to ER7 #### **BSET** BSET (Bit SET) Bit Set # Operand Format and Number of States Required for Execution | Addressing | Mnemonic Operands | | Instruction Format | | | | | | | | |-------------------|-------------------|--------------|--------------------|---|----------|----------|----------|--------|--|--| | Mode* | winemonic | Operands | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | | | Register direct | BSET | #xx:3, Rd | 7 | 0 | 0 IMM rd | | | 2 | | | | Register indirect | BSET | #xx:3, @ERd | 7 | D | 0 erd 0 | 7 0 | 0 IMM 0 | 8 | | | | Absolute address | BSET | #xx:3, @aa:8 | 7 | F | abs | 7 0 | 0 IMM 0 | 8 | | | | Register direct | BSET | Rn, Rd | 6 | 0 | rn rd | | | 2 | | | | Register indirect | BSET | Rn, @ERd | 7 | D | 0 erd 0 | 6 0 | rn 0 | 8 | | | | Absolute address | BSET | Rn, @aa:8 | 7 | F | abs | 6 0 | rn 0 | 8 | | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. <EAd> is byte data in a register or on memory. REJ09B0213-0300 #### 2.2.18 BSR #### **BSR** (Branch to SubRoutine) #### **Branch to Subroutine** | Operation | <b>Condition Code</b> | |--------------------------------------------------|--------------------------------------| | $PC \rightarrow @-SP$ $PC + disp \rightarrow PC$ | I UI H U N Z V C | | Assembly-Language Format | H: Previous value remains unchanged. | | BSR disp | N: Previous value remains unchanged. | | - | Z: Previous value remains unchanged. | | | V: Previous value remains unchanged. | | Operand Size | C: Previous value remains unchanged. | | _ | | | | | # **Description** This instruction branches to a subroutine at a specified address. It pushes the program counter (PC) value onto the stack as a restart address, then adds a specified displacement to the PC value and branches to the resulting address. The PC value pushed onto the stack is the address of the instruction following the BSR instruction. The displacement is a signed 8-bit or 16-bit value, so the possible branching range is -126 to +128 bytes or -32766 to +32768 bytes from the address of the BSR instruction. # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operande | | | In | No. of States | | | | | | |-----------------|------------|----------|-----|------------|----------|---------------|----------|----------|--------|----------|---| | Mode | Willemonic | Operanus | 1st | 2n | 2nd byte | | 3rd byte | 4th byte | Normal | Advanced | | | Program-counter | BSR | d:8 | 5 | 5 | | dis | sp | | | 6 | 8 | | relative | | d:16 | 5 | C 0 0 disp | | sp | 8 | 10 | | | | #### BSR #### **BSR** (Branch to SubRoutine) #### **Branch to Subroutine** #### Notes The stack structure differs between normal mode and advanced mode. In normal mode only the lower 16 bits of the program counter are pushed on the stack. The branch address must be even. #### 2.2.19 BST ## BST (Bit STore) Bit Store ## Operation $C \rightarrow (<bit No.> of <EAd>)$ ## **Assembly-Language Format** BST #xx:3, <EAd> ## **Operand Size** Byte #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | | _ | _ | _ | _ | _ | | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction stores the carry bit in a specified bit location in the destination operand. The bit number is specified by 3-bit immediate data. Other bits in the destination operand remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnomonio | Mnemonic Operands | | Instruction Format | | | | | | | | |-------------------|-------------------|-------------------|-----|--------------------|----------|----------|---|----------|---|--------|--| | Mode* | k - Minemonic Ope | | 1st | 1st byte 2nd | | 3rd byte | | 4th byte | | States | | | Register direct | BST | #xx:3,Rd | 6 | 7 | 0 IMM rd | | | | | 2 | | | Register indirect | BST | #xx:3,@ERd | 7 | D | 0 erd 0 | 6 | 7 | 0 IMM | 0 | 8 | | | Absolute address | BST | #xx:3,@aa:8 | 7 | F | abs | 6 | 7 | 0 IMM | 0 | 8 | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. #### **Notes** For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.20 BTST BTST (Bit TeST) Bit Test ## **Operation** $\neg$ (<Bit No.> of <EAd>) $\rightarrow$ Z # **Assembly-Language Format** BTST #xx:3, <EAd> #### **Operand Size** Byte #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|--------------|---|---| | _ | _ | _ | _ | _ | <b>\( \)</b> | _ | | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Set to 1 if the specified bit is zero; otherwise cleared to 0. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction tests a specified bit in the destination operand and sets or clears the Z flag according to the result. The bit number can be specified by 3-bit immediate data, or by the lower three bits of a general register. The destination operand remains unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rn: R0L to R7L, R0H to R7H ERd: ER0 to ER7 #### **BTST** BTST (Bit TeST) Bit Test # **Operand Format and Number of States Required for Execution** | Addressing | MINAMONIC () | | | Instruction Format | | | | | | | | |-------------------|--------------|--------------|-----|--------------------|----------|----------|----------|--------|--|--|--| | Mode* | Willemonic | Operands | 1st | byte | 2nd byte | 3rd byte | 4th byte | States | | | | | Register direct | BTST | #xx:3, Rd | 7 | 3 | 0 IMM rd | | | 2 | | | | | Register indirect | BTST | #xx:3, @ERd | 7 | С | 0 erd 0 | 7 : 3 | 0 IMM 0 | 6 | | | | | Absolute address | BTST | #xx:3, @aa:8 | 7 | Е | abs | 7 3 | 0 IMM 0 | 6 | | | | | Register direct | BTST | Rn, Rd | 6 | 3 | rn rd | | | 2 | | | | | Register indirect | BTST | Rn, @ERd | 7 | С | 0 erd 0 | 6 3 | rn 0 | 6 | | | | | Absolute address | BTST | Rn, @aa:8 | 7 | Е | abs | 6 3 | rn 0 | 6 | | | | Note: \* The addressing mode is the addressing mode of the destination operand <EAd>. # Notes For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.21 BXOR #### BXOR (Bit eXclusive OR) #### Bit Exclusive Logical OR | Operation | <b>Condition Code</b> | |--------------------------------------------------------------------------------------------------|----------------------------------------| | $C \oplus (\langle \text{bit No.} \rangle \text{ of } \langle \text{EAd} \rangle) \rightarrow C$ | I UI H U N Z V C | | Assembly-Language Format | | | BXOR #xx:3, <ead></ead> | H: Previous value remains unchanged. | | | N: Previous value remains unchanged. | | Operand Size | Z: Previous value remains unchanged. | | Byte | V: Previous value remains unchanged. | | Dyte | C: Stores the result of the operation. | ### **Description** This instruction exclusively ORs a specified bit in the destination operand with the carry bit and stores the result in the carry bit. The bit number is specified by 3-bit immediate data. The destination operand contents remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing Mnd Mode* | Mnomonio | Mnemonic Operands | | Instruction Format | | | | | | | | |----------------------|------------|-------------------|-----|--------------------|----------|-----|------|----------|--------|--|--| | | Willemonic | Operanus | 1st | byte | 2nd byte | 3rd | byte | 4th byte | States | | | | Register direct | BXOR | #xx:3,Rd | 7 | 5 | 0 IMM rd | | | | 2 | | | | Register indirect | BXOR | #xx:3,@ERd | 7 | С | 0 erd 0 | 7 | 5 | 0 IMM 0 | 6 | | | | Absolute address | BXOR | #xx:3,@aa:8 | 7 | E | abs | 7 | 5 | 0 IMM 0 | 6 | | | Note: $\ ^*$ The addressing mode is the addressing mode of the destination operand <EAd>. #### **Notes** For the @aa:8 access range, refer to the relevant microcontroller hardware manual. Rev. 3.00 Dec 13, 2004 page 72 of 258 REJ09B0213-0300 ## 2.2.22 (1) CMP (B) #### CMP (CoMPare) ## Compare #### **Operation** Rd – (EAs), set or clear CCR # I UI H U N Z V C **Condition Code** # **Assembly-Language Format** CMP.B <EAs>, Rd # H: Set to 1 if there is a borrow at bit 3; otherwise cleared to 0. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Set to 1 if there is a borrow at bit 7; otherwise cleared to 0. # **Operand Size** Byte # Description This instruction subtracts the source operand from the contents of an 8-bit register Rd (destination register) and sets or clears the CCR bits according to the result. The destination register contents remain unchanged. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Mnemonic Operands | | | Instruction Format | | | | | | | | |-----------------|------------|-------------------|----------|----|--------------------|----------|----------|--------|--|--|--|--| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | | | | | Immediate | CMP.B | #xx:8, Rd | Α | rd | IMM | | | 2 | | | | | | Register direct | CMP.B | Rs, Rd | 1 | С | rs rd | | | 2 | | | | | ## 2.2.22 (2) CMP (W) ## CMP (CoMPare) Compare ## **Operation** Rd – (EAs), set CCR # **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|-----------|---|---|----------|---|---| | _ | _ | <b>\$</b> | _ | 1 | <b>1</b> | 1 | 1 | # **Assembly-Language Format** CMP.W <EAs>, Rd - H: Set to 1 if there is a borrow at bit 11; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 15; otherwise cleared to 0. ## **Operand Size** Word # Description This instruction subtracts the source operand from the contents of a 16-bit register Rd (destination register) and sets or clears the CCR bits according to the result. The contents of the 16-bit register Rd remain unchanged. # **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing Mnemo | Mnemonic | nonic Operands – | | Instruction Format | | | | | | | | |------------------|------------|------------------|----------|--------------------|----------|----|-------------------|--|--------|--|--| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | | 3rd byte 4th byte | | States | | | | Immediate | CMP.W | #xx:16, Rd | 7 | 9 | 2 | rd | IMM | | 4 | | | | Register direct | CMP.W | Rs, Rd | 1 | D | rs | rd | | | 2 | | | ## 2.2.22 (3) CMP (L) #### CMP (CoMPare) ## Compare | $\sim$ | 4. | |--------|----------| | ( ) | peration | | | | ERd – (EAs), set CCR | Cond | ition | Code | | |------|-------|------|--| | | | | | | I | UI | Η | U | N | Z | V | C | |---|----|----------|---|-----------|---|----------|-------------------| | _ | _ | <b>\</b> | _ | <b>\$</b> | 1 | <b>1</b> | $\leftrightarrow$ | # **Assembly-Language Format** CMP.L <EAs>, ERd - I: Previous value remains unchanged. - H: Set to 1 if there is a borrow at bit 27; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 31; otherwise cleared to 0. # **Operand Size** Longword # **Description** This instruction subtracts the source operand from the contents of a 32-bit register ERd (destination register) and sets or clears the CCR bits according to the result. The contents of the 32-bit register ERd remain unchanged. # **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | - Mnemonic ()nerands | | | | | | | No. of | | |-----------------|----------------------|-------------|----------|-------------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | States | | Immediate | CMP.L | #xx:32, ERd | 7 A | 2 0 erd | | IIV | IM | | 6 | | Register direct | CMP.L | ERs, ERd | 1 F | 1 ers 0 erd | | | | | 2 | #### 2.2.23 DAA # DAA (Decimal Adjust Add) **Decimal Adjust** Rd (decimal adjust) $\rightarrow Rd$ ## **Assembly-Language Format** DAA Rd H: Undetermined (no guaranteed value). Condition Code N: Set to 1 if the adjusted result is negative; otherwise cleared to 0. Z: Set to 1 if the adjusted result is zero; otherwise cleared to 0. V: Undetermined (no guaranteed value). C: Set to 1 if there is a carry at bit 7; otherwise left unchanged. # **Operand Size** Byte # Description Given that the result of an addition operation performed by an ADD.B or ADDX instruction on 4-bit BCD data is contained in an 8-bit register Rd (destination register) and the carry and half-carry flags, the DAA instruction adjusts the general register contents by adding H'00, H'06, H'60, or H'66 according to the table below. | C Flag<br>before<br>Adjustment | Upper 4 Bits<br>before<br>Adjustment | H Flag<br>before<br>Adjustment | Lower 4 Bits<br>before<br>Adjustment | Value Added (hexadecimal) | C Flag<br>after<br>Adjustment | |--------------------------------|--------------------------------------|--------------------------------|--------------------------------------|---------------------------|-------------------------------| | 0 | 0 to 9 | 0 | 0 to 9 | 00 | 0 | | 0 | 0 to 8 | 0 | A to F | 06 | 0 | | 0 | 0 to 9 | 1 | 0 to 3 | 06 | 0 | | 0 | A to F | 0 | 0 to 9 | 60 | 1 | | 0 | 9 to F | 0 | A to F | 66 | 1 | | 0 | A to F | 1 | 0 to 3 | 66 | 1 | | 1 | 1 to 2 | 0 | 0 to 9 | 60 | 1 | | 1 | 1 to 2 | 0 | A to F | 66 | 1 | | 1 | 1 to 3 | 1 | 0 to 3 | 66 | 1 | # **Available Registers** Rd: R0L to R7L, R0H to R7H Rev. 3.00 Dec 13, 2004 page 76 of 258 REJ09B0213-0300 #### DAA # DAA (Decimal Adjust Add) **Decimal Adjust** # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction | n Format | | No. of | |-----------------|------------|----------|----------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | DAA | Rd | 0 F | 0 rd | | | 2 | #### **Notes** Valid results (8-bit register Rd contents and C, V, Z, N, and H flags) are not assured if this instruction is executed under conditions other than those described above. #### 2.2.24 DAS ## **DAS (Decimal Adjust Subtract)** **Decimal Adjust** | Operation | O | per | ati | on | |-----------|---|-----|-----|----| |-----------|---|-----|-----|----| Rd (decimal adjust) $\rightarrow Rd$ # I UI H U N Z V C - - \* - ↑ ↑ \* - ## Assembly-Language Format DAS Rd H: Undetermined (no guaranteed value). Condition Code N: Set to 1 if the adjusted result is negative; otherwise cleared to 0. Z: Set to 1 if the adjusted result is zero; otherwise cleared to 0. V: Undetermined (no guaranteed value). C: Previous value remains unchanged. # **Operand Size** Byte # Description Given that the result of a subtraction operation performed by a SUB.B, SUBX.B, or NEG.B instruction on 4-bit BCD data is contained in an 8-bit register Rd (destination register) and the carry and half-carry flags, the DAS instruction adjusts the general register contents by adding H'00, H'FA, H'A0, or H'9A according to the table below. | C Flag<br>before<br>Adjustment | Upper 4 Bits<br>before<br>Adjustment | H Flag<br>before<br>Adjustment | Lower 4 Bits<br>before<br>Adjustment | Value Added (hexadecimal) | C Flag<br>after<br>Adjustment | |--------------------------------|--------------------------------------|--------------------------------|--------------------------------------|---------------------------|-------------------------------| | 0 | 0 to 9 | 0 | 0 to 9 | 00 | 0 | | 0 | 0 to 8 | 1 | 6 to F | FA | 0 | | 1 | 7 to F | 0 | 0 to 9 | A0 | 1 | | 1 | 6 to F | 1 | 6 to F | 9A | 1 | # **Available Registers** Rd: R0L to R7L, R0H to R7H #### DAS # **DAS (Decimal Adjust Subtract)** **Decimal Adjust** # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | Instruction | n Format | | No. of | |-----------------|------------|----------|----------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | DAS | Rd | 1 F | 0 rd | | | 2 | #### **Notes** Valid results (8-bit register Rd contents and C, V, Z, N, and H flags) are not assured if this instruction is executed under conditions other than those described above. ## 2.2.25 (1) DEC (B) ## **DEC (DECrement)** **Decrement** # **Operation** $Rd - 1 \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|----------------|-----------|---| | _ | _ | _ | _ | 1 | $\updownarrow$ | <b>\_</b> | | ## **Assembly-Language Format** DEC.B Rd H: Previous value remains unchanged. Condition Code N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs (the previous value in Rd was H'80); otherwise cleared to 0. C: Previous value remains unchanged. # **Operand Size** **Byte** # **Description** This instruction decrements an 8-bit register Rd (destination register) and stores the result in the 8bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H # **Operand Format and Number of States Required for Execution** | Addressing | Addressing Mnemonic | | | Instruction Format | | | | | |-----------------|---------------------|----------|----------|--------------------|----------|----------|--------|--| | Mode | Willellionic | Operands | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | | Register direct | DEC.B | Rd | 1 A | 0 rd | | | 2 | | | | | | | | | | | | #### Notes An overflow is caused by the operation $H'80 - 1 \rightarrow H'7F$ . ## 2.2.25 (2) DEC (W) # **DEC (DECrement)** Decrement ## **Operation** $Rd - 1 \rightarrow Rd$ $Rd - 2 \rightarrow Rd$ # **Assembly-Language Format** DEC.W #1, Rd DEC.W #2, Rd ## **Operand Size** Word #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|---|----------|---| | _ | | _ | _ | 1 | 1 | <b>1</b> | | H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0 Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs (the previous value in Rd was H'8000); otherwise cleared to 0. C: Previous value remains unchanged. # **Description** This instruction subtracts the immediate value 1 or 2 from the contents of a 16-bit register Rd (destination register) and stores the result in the 16-bit register Rd. # **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing Mnemonic | | Operands | | No. of | | | | | | |---------------------|------------|----------|----------|--------|----------|----|-------------------|--|--------| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | | 3rd byte 4th byte | | States | | Register direct | DEC.W | #1, Rd | 1 | В | 5 | rd | I | | 2 | | Register direct | DEC.W | #2, Rd | 1 | В | D | rd | | | 2 | #### Notes An overflow is caused by the operations H'8000 – 1 $\rightarrow$ H'7FFF, H'8000 – 2 $\rightarrow$ H'7FFE, and $H'8001 - 2 \rightarrow H'7FFF$ . ## 2.2.25 (3) DEC (L) # **DEC (DECrement)** **Decrement** ## **Operation** $ERd - 1 \rightarrow ERd$ $ERd - 2 \rightarrow ERd$ ## **Assembly-Language Format** DEC.L #1, ERd DEC.L #2, ERd # **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|-----------|----------|---| | _ | _ | _ | _ | 1 | <b>\$</b> | <b>\</b> | | H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Previous value remains unchanged. # Description This instruction subtracts the immediate value 1 or 2 from the contents of a 32-bit register ERd (destination register) and stores the result in the 32-bit register ERd. # **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instructio | n Format | | No. of | |-----------------|------------|----------|----------|------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | DEC.L | #1, ERd | 1 B | 7 0 erd | | | 2 | | Register direct | DEC.L | #2, ERd | 1 B | F 0 erd | | | 2 | #### **Notes** An overflow is caused by the operations H'80000000 – 1 $\rightarrow$ H'7FFFFFF, H'80000000 – 2 $\rightarrow$ H'7FFFFFFE, and H'80000001 – 2 $\rightarrow$ H'7FFFFFFF. ## 2.2.26 (1) DIVXS (B) ## **DIVXS (DIVide eXtend as Signed)** **Divide Signed** | Operation | Condition Code | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $Rd \div Rs \to Rd$ | I UI H U N Z V C | | | | | Assembly-Language Format DIVXS.B Rs, Rd | <ul><li>H: Previous value remains unchanged.</li><li>N: Set to 1 if the quotient is negative; otherwise cleared to 0.</li><li>Z: Set to 1 if the divisor is zero; otherwise</li></ul> | C -- 1'4' -- C - 1 - ## **Operand Size** Byte cleared to 0. V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction divides the contents of a 16-bit register Rd (destination register) by the contents of an 8-bit register Rs (source register) and stores the result in the 16-bit register Rd. The division is signed. The operation performed is 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder. The quotient is placed in the lower 8 bits of Rd. The remainder is placed in the upper 8 bits of Rd. Valid results are not assured if division by zero is attempted or an overflow occurs. For information on avoiding overflow, see DIVXS Instruction, Zero Divide, and Overflow. # **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0L to R7L, R0H to R7H # DIVXS (B) # DIVXS (DIVide eXtend as Signed) **Divide Signed** # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | c Operands | | Instruction Format | | | | | | | No. of | |-----------------|------------|------------|-----|--------------------|-----|------|-----|------|-----|------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | Register direct | DIVXS.B | Rs, Rd | 0 | 1 | D | 0 | 5 | 1 | rs | rd | 16 | #### Notes The N flag is set to 1 if the dividend and divisor have different signs, and cleared to 0 if they have the same sign. The N flag may therefore be set to 1 when the quotient is zero. ## 2.2.26 (2) DIVXS (W) #### **DIVXS (DIVide eXtend as Signed)** **Divide Signed** | Operation | <b>Condition Code</b> | | | | | | | | |------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | $ERd \div Rs \to ERd$ | I UI H U N Z V C | | | | | | | | | | $\lfloor - \vert - \vert - \vert - \vert \uparrow \vert \uparrow \vert - \vert - \vert$ | | | | | | | | | Assembly-Language Format DIVXS.W Rs, ERd | <ul><li>H: Previous value remains unchanged.</li><li>N: Set to 1 if the quotient is negative; otherwise cleared to 0.</li><li>Z: Set to 1 if the divisor is zero; otherwise cleared to 0.</li></ul> | | | | | | | | | Operand Size | V: Previous value remains unchanged. | | | | | | | | | Word | C: Previous value remains unchanged. | | | | | | | | ## **Description** This instruction divides the contents of a 32-bit register ERd (destination register) by the contents of a 16-bit register Rs (source register) and stores the result in the 32-bit register ERd. The division is signed. The operation performed is 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. The quotient is placed in the lower 16 bits (Rd) of the 32-bit register ERd. The remainder is placed in the upper 16 bits (Ed). Valid results are not assured if division by zero is attempted or an overflow occurs. For information on avoiding overflow, see DIVXS Instruction, Zero Divide, and Overflow. # **Available Registers** ERd: ER0 to ER7 Rs: R0 to R7, E0 to E7 # DIVXS (W) # DIVXS (DIVide eXtend as Signed) **Divide Signed** # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | | No. of | |-----------------|------------|----------|--------------------|------|-----|------|-----|------|-----|-------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | Register direct | DIVXS.W | Rs, ERd | 0 | 1 | D | 0 | 5 | 3 | rs | 0 erd | 24 | #### Notes The N flag is set to 1 if the dividend and divisor have different signs, and cleared to 0 if they have the same sign. The N flag may therefore be set to 1 when the quotient is zero. #### 2.2.26 (3) DIVXS ## DIVXS (DIVide eXtend as Signed) **Divide Signed** # DIVXS instruction, Division by Zero, and Overflow Since the DIVXS instruction does not detect division by zero or overflow, applications should detect and handle division by zero and overflow using techniques similar to those used in the following program. # 1. Programming solution for DIVXS.B R0L, R1 **Example 1:** Convert dividend and divisor to non-negative numbers, then use DIVXU programming solution for zero divide and overflow | | MOV.B | ROL, ROL | ; Test divisor | |------|---------|----------|---------------------------------------------------------------------------------| | | BEQ | ZERODIV | ; Branch to ZERODIV if R0L = 0 | | | ANDC | #AF, CCR | ; Clear CCR user bits (bits 6 and 4) to 0 | | | BPL | L1 | ; Branch to L1 if N flag = 0 (positive divisor) | | | NEG.B | R0L | ; Take 2's complement of R0L to make sign positive | | | ORC | #10, CCR | ; Set CCR bit 4 to 1 | | L1: | MOV.W | R1.R1 | ; Test dividend | | | BPL | L2 | ; Branch to L2 if N flag = 0 (positive dividend) | | | NEG.W | R1 | ; Take 2's complement of R1 to make sign positive | | | XORC | #50, CCR | ; Invert CCR bits 6 and 4 | | L2: | MOV.B | R1H, R2L | ; | | | EXTU.W | R2 | ; | | | DIVXU.B | ROL, R2 | ; Use DIVXU.B instruction to divide non-negative dividend | | | MOV.B | R2H, R1H | ; by positive divisor | | | DIVXU.B | ROL, R1 | ; 16 bits $\div$ 8 bits $\rightarrow$ quotient (16 bits) and remainder (8 bits) | | | MOV.B | R2L, R2H | ; (See DIVXU Instruction, Zero Divide, and Overflow) | | | MOV.B | R1L, R2L | ; | | | STC | CCR, R1L | ; Copy CCR contents to R1L | | | BTST | #6, R1L | ; Test CCR bit 6 | | | BEQ | L3 | ; Branch to L3 if bit 6 = 1 | | | NEG.B | R1H | ; Take 2's complement of R1H to make sign of remainder negative | | L3: | BTST | #4, R1L | ; Test CCR bit 4 | | | BEQ | L4 | ; Branch to L4 if bit 4 = 1 | | | NEG.W | R2 | ; Take 2's complement of R2 to make sign of quotient negative | | L4: | RTS | | | | ZERO | DDIV: | | ; Zero-divide handling routine | #### **DIVXS** # DIVXS (DIVide eXtend as Signed) **Divide Signed** This program leaves a 16-bit quotient in R2 and an 8-bit remainder in R1H. **Example 2:** Sign extend the 8-bit divisor to 16 bits, sign extend the 16-bit dividend to 32 bits, and then use DIVXS to divide EXTS.W R0 BEQ ZERODIV EXTS.L ER1 DIVXS.L R0,ER1 RTS ZERODIV: This program leaves the 16-bit quotient in R1 and the 8-bit remainder in E1 (in a 16-bit sign extended format). #### **DIVXS** # DIVXS (DIVide eXtend as Signed) **Divide Signed** # 2. Programming solution for DIVXS.W R0, ER1 Example: Convert dividend and divisor to non-negative numbers, then use DIVXU programming solution for zero divide and overflow | | MOV.W | R0, R0 | ; | Test divisor | |------|---------|----------|---|-----------------------------------------------------------------------| | | BEQ | ZERODIV | ; | Branch to ZERODIV if R0 = 0 | | | ANDC | #AF, CCR | ; | Clear CCR user bits (bits 6 and 4) to 0 | | | BPL | L1 | ; | Branch to L1 if N flag = 0 (positive divisor) | | | NEG.W | R0 | ; | Take 2's complement of R0 to make sign positive | | | ORC | #10, CCR | ; | Set CCR bit 4 to 1 | | L1: | MOV.L | ER1,ER1 | ; | Test dividend | | | BPL | L2 | ; | Branch to L2 if N flag = 0 (positive dividend) | | | NEG.L | ER1 | ; | Take 2's complement of ER1 to make sign positive | | | XORC | #50,CCR | ; | Invert CCR bits 6 and 4 | | L2: | MOV.W | E1, R2 | ; | | | | EXTU.L | ER2 | ; | | | | DIVXU.W | R0, E2 | ; | Use DIVXU.W instruction to divide non-negative dividend | | | MOV.W | E2, R1 | ; | by positive divisor | | | DIVXU.W | R0, ER1 | ; | 32 bits $\div$ 16 bits $\rightarrow$ quotient (32 bits) and remainder | | | MOV.W | R2, E2 | | (16 bits) | | | MOV.W | R1, R2 | | (See DIVXU Instruction, Zero Divide, and Overflow) | | | STC | CCR, R1L | ; | Copy CCR contents to R1L | | | BTST | #6, R1L | ; | Test CCR bit 6 | | | BEQ | L3 | ; | Branch to L3 if bit 6 = 1 | | | NEG.W | E1 | ; | Take 2's complement of E1 to make sign of remainder negative | | L3: | BTST | #4, R1L | ; | Test CCR bit 4 | | | BEQ | L4 | ; | Branch to L4 if bit 4 = 1 | | | NEG.L | ER2 | ; | Take 2's complement of ER2 to make sign of quotient negative | | L4: | RTS | | | | | ZERO | DDIV: | | ; | Zero-divide handling routine | #### **DIVXS** ## DIVXS (DIVide eXtend as Signed) **Divide Signed** This program leaves a 32-bit quotient in ER2 and a 16-bit remainder in E1. The preceding two examples flag the status of the divisor and dividend in the UI and U bits in the CCR, and modify the sign of the quotient and remainder in the unsigned division result of the DIVXU instruction as shown next. | UI | U | Divisor | Dividend | Remainder | Quotient | Sign Modification | |----|---|----------|----------|-----------|----------|---------------------------------------------------| | 0 | 0 | Positive | Positive | Positive | Positive | No sign modification | | 0 | 1 | Negative | Positive | Positive | Negative | Sign of quotient is reversed | | 1 | 0 | Negative | Negative | Negative | Positive | Sign of remainder is reversed | | 1 | 1 | Positive | Negative | Negative | Negative | Signs of quotient and remainder are both reversed | # 2.2.27 (1) DIVXU (B) # DIVXU (DIVide eXtend as Unsigned) Divide | Operation | Condition Code | |-----------------------------|-----------------------------------------------------------------------------------------| | $Rd \div Rs \rightarrow Rd$ | I UI H U N Z V C | | | $\boxed{- \mid - \mid - \mid - \mid \updownarrow \mid \updownarrow \mid - \mid - \mid}$ | | Assembly-Language Format | H: Previous value remains unchanged. | | DIVXU.B Rs, Rd | N: Set to 1 if the divisor is negative; otherwise cleared to 0. | | | Z: Set to 1 if the divisor is zero; otherwise | | Operand Size | cleared to 0. | | Byte | V: Previous value remains unchanged. | | • | C: Previous value remains unchanged. | # **Description** This instruction divides the contents of a 16-bit register Rd (destination register) by the contents of an 8-bit register Rs (source register) and stores the result in the 16-bit register Rd. The division is unsigned. The operation performed is 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder. The quotient is placed in the lower 8 bits of Rd. The remainder is placed in the upper 8 bits of Rd. Valid results are not assured if division by zero is attempted or an overflow occurs. For information on avoiding overflow, see DIVXU Instruction, Zero Divide, and Overflow. # **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|----------|----------|----------|----------|----------|----------|--------| | Mode | | | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | DIVXU.B | Rs, Rd | 5 1 | rs rd | | | 14 | ## 2.2.27 (2) DIVXU (W) ## DIVXU (DIVide eXtend as Unsigned) Divide | Operation | <b>Condition Code</b> | | | | | | | |--------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | $ERd \div Rs \to ERd$ | I UI H U N Z V C | | | | | | | | Assembly-Language Format | H: Previous value remains unchanged. | | | | | | | | DIVXU.W Rs, ERd | N: Set to 1 if the divisor is negative; otherwise cleared to 0. | | | | | | | | Operand Size | Z: Set to 1 if the divisor is zero; otherwis cleared to 0. | | | | | | | | Word | <ul><li>V: Previous value remains unchanged.</li><li>C: Previous value remains unchanged.</li></ul> | | | | | | | ## **Description** This instruction divides the contents of a 32-bit register ERd (destination register) by the contents of a 16-bit register Rs (source register) and stores the result in the 32-bit register ERd. The division is unsigned. The operation performed is 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. The quotient is placed in the lower 16 bits (Rd) of the 32-bit register ERd. The remainder is placed in the upper 8 bits of (Ed). Valid results are not assured if division by zero is attempted or an overflow occurs. For information on avoiding overflow, see DIVXU Instruction, Zero Divide, and Overflow. # Available Registers ERd: ER0 to ER7 Rs: R0 to R7, E0 to E7 # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | Instruction Format | | | | | | No. of | |-----------------|----------|----------|--------------------|------|----|--------|----------|----------|--------| | Mode | | | 1st | byte | 2n | d byte | 3rd byte | 4th byte | States | | Register direct | DIVXU.W | Rs, ERd | 5 | 3 | rs | 0 ERd | | | 22 | #### **Notes** REJ09B0213-0300 #### **DIVXU** #### DIVXU (DIVide eXtend as Unsigned) Divide # DIVXU Instruction, Zero Divide, and Overflow Zero divide and overflow are not detected in the DIVXU instruction. A program like the following can detect zero divisors and avoid overflow. # 1. Programming solutions for DIVXU.B R0L, R1 **Example 1:** Divide upper 8 bits and lower 8 bits of 16-bit dividend separately and obtain 16-bit quotient | | CMP.B | #0, R0L | ; | R0L = 0? (Zero divisor?) | |------|---------|---------------|---|--------------------------------------------------------| | | BEQ | ZERODIV | ; | Branch to ZERODIV if R0L = 0 | | | MOV.B | R1H,R2L | ; | Copy upper 8 bits of dividend to R2L and | | | EXTU.W | R2 (*1). | ; | zero-extend to 16 bits | | | DIVXU.B | ROL, R2 (*2) | ; | Divide upper 8 bits of dividend | | | MOV.B | R2H, R1H (*3) | ; | $R2H \rightarrow R1H$ (store partial remainder in R1H) | | | DIVXU.B | ROL, R1 (*4) | ; | Divide lower 8 bits of dividend (including repeated | | | | | | division of upper 8 bits) | | | MOV.B | R2L, R2H | ; | Store upper part of quotient in R2H | | | MOV.B | R1L, R2L (*5) | ; | Store lower part of quotient in R2L | | | RTS | | | | | ZERO | DIV: | | ; | Zero-divide handling routine | # **DIVXU** # DIVXU (DIVide eXtend as Unsigned) **Divide** The resulting operation is 16 bits $\div$ 8 bits $\rightarrow$ quotient (16 bits) and remainder (8 bits), and no overflow occurs. The 16-bit quotient is stored in R2, the 8-bit remainder in R1H. #### DIVXU #### DIVXU (DIVide eXtend as Unsigned) Divide **Example 2:** Zero-extend divisor from 8 to 16 bits and dividend from 16 to 32 bits before dividing EXTU.W R0 ; Zero-extend 8-bit divisor to 16 bits BEQ ZERODIV ; Branch to ZERODIV if R0 = 0 EXTU.L ER1 ; Zero-extend 16-bit dividend to 32 bits EXTU.W R0, ER1; Divide using DIVXU.W RTS ZERODIV: ; Zero-divide handling routine Instead of 16 bits $\div$ 8 bits, the operation performed is 32 bits $\div$ 16 bits $\rightarrow$ quotient (16 bits) and remainder (16 bits), and no overflow occurs. The 16-bit quotient is stored in R1 and the 8-bit remainder in the lower 8 bits of E1. The upper 8 bits of E1 are all 0. #### **DIVXU** #### DIVXU (DIVide eXtend as Unsigned) **Divide** #### 2. Programming solution for DIVXU.W R0, ER1 **Example 1:** Divide upper 16 bits and lower 16 bits of 32-bit dividend separately and obtain 32-bit quotient | | MOV.W | R0, | R0 | | ; | R0 = 0? (Zero divisor?) | |------|---------|------|-----|------|---|-------------------------------------------------------------------| | | BEQ | ZERC | DIV | | ; | Branch to ZERODIV if R0 = 0 | | | MOV.W | E1,E | 2 | | ; | Copy upper 16 bits of dividend to R2 and | | | EXTU.L | ER2 | | (*1) | ; | zero-extend to 32 bits | | | DIVXU.W | R0, | ER2 | (*2) | ; | Divide upper 16 bits of dividend | | | MOV.W | E2, | E1 | (*3) | ; | $\text{E2} \rightarrow \text{E1}$ (store partial remainder in E1) | | | DIVXU.W | R0, | ER1 | (*4) | ; | Divide lower 16 bits of dividend (including repeated | | | | | | | | division of upper 16 bits) | | | MOV.W | R2, | E2 | | ; | Store upper part of quotient in E2 | | | MOV.W | R1, | R2 | (*5) | ; | Store lower part of quotient in R2 | | | RTS | | | | | | | ZERO | DDIV: | | | | ; | Zero-divide handling routine | The resulting operation is 32 bits $\div$ 16 bits $\rightarrow$ quotient (32 bits) and remainder (16 bits), and no overflow occurs. The 32-bit quotient is stored in ER2, the 16-bit remainder in E1. #### 2.2.28 (1) **EEPMOV** (B) #### **EEPMOV (MOVe data to EEPROM)** **Block Data Transfer** #### **Operation** if $R4L \neq 0$ then repeat $@ER5+ \rightarrow @ER6+$ $R4L - 1 \rightarrow R4L$ until R4L = 0 else next; #### **Assembly-Language Format** EEPMOV.B #### **Operand Size** **Condition Code** I UI H U N Z V C H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged.V: Previous value remains unchanged. C: Previous value remains unchanged. #### **Description** This instruction performs a block memory transfer. It moves data from the memory location specified in ER5 to the memory location specified in ER6, increments ER5 and ER6, decrements R4L, and repeats these operations until R4L reaches zero. Execution then proceeds to the next instruction. No interrupts are detected while the block transfer is in progress. When the EEPMOV instruction ends, R4L contains 0, and ER5 and ER6 contain the last transfer address + 1. The data transfer is performed a byte at a time, with R4L indicating the number of bytes to be transferred. The byte symbol in the assembly-language format designates the size of R4L (and limits the maximum number of bytes that can be transferred to 255). #### Operand Format and Number of States Required for Execution | Addressing | Addressing Mnemonic Operan | | Instruction Format | | | | | | | | No. of | |------------|----------------------------|----------|--------------------|------|-----|------|-----|------|-----|------|--------| | Mode | Willemonic | Operands | 1st | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | _ | EEPMOV.B | | 7 | В | 5 | С | 5 | 9 | 8 | F | 8+4n* | Note: \* n is the initial value of R4L. Although n bytes of data are transferred, memory is accessed 2(n + 1) times, requiring 4(n + 1) states. (n = 0, 1, 2, ..., 255). #### Notes This instruction first reads the memory locations indicated by ER5 and ER6, then performs the data transfer. The number of states required for execution differs from the H8/300 CPU. #### 2.2.28 (2) **EEPMOV** (W) #### EEPMOV (MOVe data to EEPROM) #### Block Data Transfer #### **Operation** if $R4 \neq 0$ then repeat $@ER5+ \to @ER6+$ $R4 - 1 \rightarrow R4$ else next: **Assembly-Language Format** until R4 = 0 EEPMOV. W ### **Operand Size** #### Condition Code H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. #### **Description** This instruction performs a block memory transfer. It moves data from the memory location specified in ER5 to the memory location specified in ER6, increments ER5 and ER6, decrements R4, and repeats these operations until R4 reaches zero. Execution then proceeds to the next instruction. No interrupts except NMI are detected while the block transfer is in progress. When the EEPMOV instruction ends, R4 contains 0, and ER5 and ER6 contain the last transfer address + 1. The data transfer is performed a byte at a time, with R4 indicating the number of bytes to be transferred. The word symbol in the assembly-language format designates the size of R4 (allowing a maximum 65535 bytes to be transferred). #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | | No. of | |------------|------------|----------|--------------------|------|-----|------|-----|------|-----|------|--------| | Mode | Willemonic | | 1st | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | _ | EEPMOV.W | | 7 | В | D | 4 | 5 | 9 | 8 | F | 8+4n | Note: n is the initial value of R4. Although n bytes of data are transferred, memory is accessed 2(n + 1) times, requiring 4(n + 1) states. (n = 0, 1, 2, ..., 65535). #### Notes This instruction first reads memory at the addresses indicated by ER5 and ER6, then carries out the block data transfer. #### EEPMOV (W) #### **EEPMOV (MOVe data to EEPROM)** **Block Data Transfer** #### **EEPMOV.W Instruction and NMI Interrupt** If an NMI request occurs while the EEPMOV.W instruction is being executed, NMI interrupt exception handling is carried out at the end of the current read-write cycle. Register contents are then as follows: ER5: address of the next byte to be transferred ER6: destination address of the next byte R4: number of bytes remaining to be transferred The program counter value pushed on the stack in NMI interrupt exception handling is the address of the next instruction after the EEPMOV.W instruction. Programs should be coded as follows to allow for NMI interrupts during execution of the EEPMOV.W instruction. #### **Example:** L1: EEPMOV.W MOV.W R4, R4 BNE L1 During execution of the EEPMOV.B instruction no interrupts are accepted, including NMI. #### 2.2.29 (1) EXTS (W) #### **EXTS (EXTend as Signed)** **Sign Extension** #### **Operation** (<Bit 7> of Rd $) \rightarrow (<$ bits 15 to 8> of Rd> | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|--------------|---|---| | _ | _ | _ | _ | 1 | <b>\( \)</b> | 0 | _ | #### **Assembly-Language Format** EXTS.W Rd #### **Operand Size** Word #### Condition Code | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|----------|---|---| | _ | _ | _ | _ | 1 | <b>1</b> | 0 | _ | H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### **Description** This instruction copies the sign of the lower 8 bits in a 16-bit register Rd in the upward direction (copies Rd bit 7 to bits 15 to 8) to extend the data to signed word data. #### **Available Registers** Rd: R0 to R7, E0 to E7 #### **Operand Format and Number of States Required for Execution** | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | |--------------------|---------------|----------|----------|----------|----------|----------|--------| | | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | EXTS.W | Rd | 1 7 | D rd | | | 2 | #### 2.2.29 (2) EXTS (L) #### **EXTS (EXTend as Signed)** **Assembly-Language Format** **Sign Extension** #### **Operation** (<Bit 15> of ERd) $\rightarrow$ (<bits 31 to 16> of ERd>) EXTS.L ERd #### **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | $\mathbf{Z}$ | V | C | |---|----|---|---|----------|--------------|---|---| | _ | _ | _ | _ | <b>1</b> | 1 | 0 | | - I: Previous value remains unchanged. - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. - C: Previous value remains unchanged. #### **Description** This instruction copies the sign of the lower 16 bits (general register Rd) in a 32-bit register ERd in the upward direction (copies ERd bit 15 to bits 31 to 16) to extend the data to signed longword data. #### **Available Registers** ERd: ER0 to ER7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | EXTS.L | ERd | 1 7 | F 0 erd | | | 2 | #### 2.2.30 (1) EXTU (W) #### **EXTU (EXTend as Unsigned)** **Zero Extension** #### **Operation** $0 \rightarrow (\langle \text{bits } 15 \text{ to } 8 \rangle \text{ of } \text{Rd} \rangle)$ Zero extend #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|----------------|---|---| | _ | _ | _ | _ | 0 | $\updownarrow$ | 0 | | H: Previous value remains unchanged. N: Always cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### **Assembly-Language Format** EXTU.W Rd #### **Operand Size** Word #### **Description** This instruction extends the lower 8 bits in a 16-bit register Rd to word data by padding with zeros. That is, it clears the upper 8 bits of Rd (bits 15 to 8) to 0. #### **Available Registers** Rd: R0 to R7, E0 to E7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | | | |-----------------|---------------|----------|-----|--------|-----|------|----------|----------|--------| | Mode | WITTETTTOTTTC | | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | Register direct | EXTU.W | Rd | 1 | 7 | 5 | rd | | | 2 | #### 2.2.30 (2) EXTU (L) #### EXTU (EXTend as Unsigned) **Zero Extension** | $\sim$ | 4. | | |--------------|------------|--| | ( )i | peration | | | $\mathbf{v}$ | JUI AUIUII | | $0 \rightarrow (< bits 31 to 16 > of ERd >)$ Zero extend **Condition Code** I UI H U N Z V C — — — 0 ↓ 0 — H: Previous value remains unchanged. N: Always cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### **Assembly-Language Format** EXTU.L ERd #### **Operand Size** Longword #### **Description** This instruction extends the lower 16 bits (general register Rd) in a 32-bit register ERd to longword data by padding with zeros. That is, it clears the upper 16 bits of ERd (bits 31 to 16) to 0. #### **Available Registers** ERd: ER0 to ER7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operands | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | EXTU.L | ERd | 1 7 | 7 0 erd | | | 2 | #### 2.2.31 (1) INC (B) #### **INC (INCrement)** Increment #### **Operation** $Rd + 1 \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|-----------|--------------|---|---| | _ | _ | | _ | <b>\$</b> | <b>\( \)</b> | 1 | _ | #### **Assembly-Language Format** INC.B Rd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Condition Code Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Previous value remains unchanged. #### **Operand Size** Byte #### **Description** This instruction increments an 8-bit register Rd (destination register) and stores the result in the 8-bit register Rd. #### **Available Registers** Rd: R0L to R7L, R0H to R7H #### **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | No. of | | | | | | |-----------------|------------|----------|----------|--------|----------|----|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | | 3rd byte | 4th byte | States | | Register direct | INC.B | Rd | 0 | Α | 0 | rd | | | 2 | #### **Notes** An overflow is caused by the operation $H'7F + 1 \rightarrow H'80$ . #### 2.2.31 (2) INC (W) #### **INC (INCrement)** Increment #### Operation $Rd + 1 \rightarrow Rd$ $Rd + 2 \rightarrow Rd$ #### **Assembly-Language Format** INC.W #1, Rd INC.W #2, Rd #### **Operand Size** Word #### Condition Code | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | | _ | _ | 1 | 1 | 1 | | H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Previous value remains unchanged. #### Description This instruction adds the immediate value 1 or 2 to the contents of a 16-bit register Rd (destination register) and stores the result in the 16-bit register Rd. #### **Available Registers** Rd: R0 to R7, E0 to E7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Ins | structio | | No. of | | |-----------------|------------|----------|----------|-----|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd | byte | 3rd byte | 4th byte | States | | Register direct | INC.W | #1, Rd | 0 B | 5 | rd | | | 2 | | Register direct | INC.W | #2, Rd | 0 B | D | rd | | | 2 | #### Notes An overflow is caused by the operations H'7FFF + 1 $\rightarrow$ H'8000, H'7FFF + 2 $\rightarrow$ H'8001, and H'7FFE + 2 $\rightarrow$ H'8000. #### 2.2.31 (3) INC (L) #### **INC (INCrement)** Increment #### Operation $ERd + 1 \rightarrow ERd$ $ERd + 2 \rightarrow ERd$ #### **Assembly-Language Format** INC.L #1, ERd INC.L #2, ERd #### **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|--------------|----------|---| | _ | _ | _ | _ | 1 | <b>\( \)</b> | <b>\</b> | | H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0 Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Previous value remains unchanged. #### Description This instruction adds the immediate value 1 or 2 to the contents of a 32-bit register ERd (destination register) and stores the result in the 32-bit register ERd. #### **Available Registers** ERd: ER0 to ER7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction | | No. of | | |-----------------|------------|----------|----------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | INC.L | #1, ERd | 0 B | 7 0 erd | | | 2 | | Register direct | INC.L | #2, ERd | 0 B | F 0 erd | | | 2 | #### **Notes** An overflow is caused by the operations H'7FFFFFF + 1 $\rightarrow$ H'80000000, H'7FFFFFFF + 2 $\rightarrow$ H'80000001, and H'7FFFFFFE + 2 $\rightarrow$ H'80000000. #### 2.2.32 JMP #### JMP (JuMP) #### Unconditional Branch #### **Operation** Effective address $\rightarrow$ PC | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | _ | _ | _ | #### **Assembly-Language Format** JMP <EA> H: Previous value remains unchanged.N: Previous value remains unchanged.Z: Previous value remains unchanged.V: Previous value remains unchanged. **Condition Code** #### **Operand Size** \_ C: Previous value remains unchanged. #### **Description** This instruction branches unconditionally to a specified address #### **Available Registers** ERn: ER0 to ER7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Onerende | | | Inst | ructio | n Format | | No. of States | | |-------------------|-----------|----------|----------|---|----------|--------|----------|----------|---------------|----------| | Mode | winemonic | Operands | 1st byte | | 2nd byte | | 3rd byte | 4th byte | Normal | Advanced | | Register indirect | JMP | @ERn | 5 | 9 | 0 ern | 0 | | | | 4 | | Absolute address | JMP | @aa:24 | 5 | Α | | abs | | | | 6 | | Memory indirect | JMP | @@aa:8 | 5 | В | abs | | | | 8 | 10 | #### Notes The structure of the branch address and the number of states required for execution differ between normal mode and advanced mode. The branch address must be even. #### 2.2.33 JSR #### JSR (Jump to SubRoutine) #### **Jump to Subroutine** | O | n | eı | ٠a | ti | on | |----|----|----|----|----|----| | ι, | IJ | CI | a | ш | w | $PC \rightarrow @-SP$ Effective address $\rightarrow$ PC **Condition Code** I UI H U N Z V C #### **Assembly-Language Format** JSR <EA> H: Previous value remains unchanged.N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. #### **Operand Size** #### **Description** This instruction pushes the program counter on the stack as a return address, then branches to a specified effective address. The program counter value pushed on the stack is the address of the instruction following the JSR instruction. #### **Available Registers** ERn: ER0 to ER7 #### **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | No. of States | | | | | | |-------------------|--------------|----------|----------|---------------|----------|----------|----------|--------|----------| | Mode | Willellionic | Operanus | 1st byte | | 2nd byte | 3rd byte | 4th byte | Normal | Advanced | | Register indirect | JSR | @ERn | 5 | D | 0 ern 0 | | | 6 | 8 | | Absolute address | JSR | @aa:24 | 5 | E | | abs | | 8 | 10 | | Memory indirect | JSR | @@aa:8 | 5 | F | abs | | | 8 | 12 | Rev. 3.00 Dec 13, 2004 page 108 of 258 #### **JSR** #### JSR (Jump to SubRoutine) Jump to Subroutine #### Notes Note that the structures of the stack and branch addresses differ between normal and advanced mode. Only the lower 16 bits of the PC are saved in normal mode. The branch address must be even. #### 2.2.34 (1) LDC (B) #### LDC (LoaD to Control register) Load CCR #### Operation $(EAs) \rightarrow CCR$ #### **Assembly-Language Format** LDC.B <EAs>, CCR #### **Operand Size** Byte #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |-----------|----|-----------|---|---|-----------|---|---| | <b>\$</b> | 1 | <b>\$</b> | 1 | 1 | <b>\$</b> | 1 | 1 | - I: Loaded from the corresponding bit in the source operand. - H: Loaded from the corresponding bit in the source operand. - N: Loaded from the corresponding bit in the source operand. - Z: Loaded from the corresponding bit in the source operand. - V: Loaded from the corresponding bit in the source operand. - C: Loaded from the corresponding bit in the source operand. #### **Description** This instruction loads the source operand into the CCR. Note that no interrupts, even NMI interrupts, will be accepted at the point that this instruction completes. #### **Available Registers** Rs: R0L to R7L, R0H to R7H #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | No. of | |-----------------|------------|------------|--------------------|---|----------|----|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | | 3rd byte | 4th byte | States | | Immediate | LDC.B | #xx:8, CCR | 0 | 7 | IN | 1M | | | 2 | | Register direct | LDC.B | Rs, CCR | 0 | 3 | 0 | rs | | | 2 | #### 2.2.34 (2) LDC (W) #### LDC (LoaD to Control register) Load CCR | Operation | |-----------| |-----------| $(EAs) \rightarrow CCR$ #### Assembly-Language Format LDC.W <EAs>, CCR #### **Operand Size** Word #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |-----------|-----------|---|---|----------|---|---|----------------| | <b>\$</b> | <b>\$</b> | 1 | 1 | <b>1</b> | 1 | 1 | $\updownarrow$ | - I: Loaded from the corresponding bit in the source operand. - H: Loaded from the corresponding bit in the source operand. - N: Loaded from the corresponding bit in the source operand. - Z: Loaded from the corresponding bit in the source operand. - V: Loaded from the corresponding bit in the source operand. - C: Loaded from the corresponding bit in the source operand. #### **Description** This instruction loads the source operand contents into the condition-code register (CCR). Although CCR is a byte register, the source operand is word size. The contents of the even address are loaded into CCR. No interrupt requests, including NMI, are accepted immediately after execution of this instruction. #### **Available Registers** ERs: ER0 to ER7 #### LDC (W) #### LDC (LoaD to Control register) #### Load CCR | Addressina | | | | | | | | | | | Instruct | Instruction Format | | | | | No. of | |---------------------------------------------|----------|------------------|----------|---|----------|-----|----------|----------|----------|---|----------|--------------------|------------|----------|----------|-----------|--------| | Mode | Mnemonic | Operands | 1st byte | | 2nd byte | yte | 3rd byte | | 4th byte | | 5th byte | 6th byte | e 7th byte | 8th byte | 9th byte | 10th byte | States | | Register<br>indirect | LDC.W | @ ERs, CCR | 0 | - | 4 | 0 | ω | <u>о</u> | 0.ers | 0 | | | | | | | ø | | Register | LDC.W | @ (d:16,ERs),CCR | 0 | - | 4 | 0 | ω | О | 0 ers | 0 | | dsip | | | | | ∞ | | displacement | LDC.W | @ (d:24,ERs),CCR | 0 | - | 4 | 0 | | 8 | 0 ers | 0 | В<br>9 | 2 | 0 0 | | dsib | | 12 | | Register<br>indirect with<br>post-increment | LDC.W | @ERs+,CCR | 0 | - | 4 | 0 | o | 0 | 0 ers | 0 | | | | | | | ∞ | | Absolute | LDC.W | @aa:16,CCR | 0 | - | 4 | 0 | 9 | В | 0 | 0 | .0 | abs | | | | | 80 | | address | LDC.W | @aa:24,CCR | 0 | - | 4 | 0 | 9 | В | 7 | 0 | 0 | | abs | | | | 10 | Notes RENESAS Operand Format and Number of States Required for Execution #### 2.2.35 (1) MOV (B) #### MOV (MOVe data) Move | peration | |----------| | | $Rs \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | | _ | _ | 1 | 1 | 0 | | #### **Assembly-Language Format** MOV.B Rs, Rd H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. #### **Operand Size** Byte #### Description This instruction transfers one byte of data from an 8-bit register Rs to an 8-bit register Rd, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction | on Format | | No. of | |-----------------|------------|----------|----------|-------------|-----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | MOV.B | Rs, Rd | 0 C | rs rd | | | 2 | #### 2.2.35 (2) MOV (W) #### MOV (MOVe data) Move #### **Operation** $Rs \rightarrow Rd$ #### Condition Code | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|----------|---|---| | _ | _ | _ | _ | 1 | <b>1</b> | 0 | _ | #### **Assembly-Language Format** MOV.W Rs. Rd H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### **Operand Size** Word #### **Description** This instruction transfers one word of data from a 16-bit register Rs to a 16-bit register Rd, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** Rd: R0 to R7. E0 to E7 Rs: R0 to R7. E0 to E7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction | n Format | | No. of | |-----------------|------------|----------|----------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | MOV.W | Rs, Rd | 0 D | rs rd | | | 2 | #### 2.2.35 (3) MOV (L) #### MOV (MOVe data) Move | <b>\</b> /I | peration | |-------------|----------| | | | $ERs \rightarrow ERd$ | I | UI | Η | U | N | Z | V | C | |---|----|---|---|----------|----------|---|---| | _ | _ | _ | _ | <b>1</b> | <b>\</b> | 0 | _ | #### **Assembly-Language Format** MOV.L ERs, ERd H: Previous value remains unchanged.N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. #### **Operand Size** Longword #### Description This instruction transfers one longword of data from a 32-bit register ERs to a 32-bit register ERd, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instructio | n Format | | No. of | |-----------------|------------|----------|----------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | MOV.L | ERs, ERd | 0 F | 1 ers 0 erd | | | 2 | #### 2.2.35 (4) MOV (B) #### MOV (MOVe data) Move | $\sim$ | 4. | |--------|----------| | ( )i | peration | | | | $(EAs) \rightarrow Rd$ | Ι | UI | Н | U | N | Z | V | _( | |-----|----|---|---|---|---|---|-----| | l — | | | | ↑ | 1 | 0 | ۱ ـ | #### **Assembly-Language Format** MOV.B <EAs>, Rd H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. #### **Operand Size** Byte #### **Description** This instruction transfers the source operand contents to an 8-bit register Rs, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** R0L to R7L. R0H to R7H ERs: ER0 to ER7 #### MOV (MOVe data) of tes Move | Operand | Format | Operand Format and Number of States Required for Execution | er o | f St | ates | Rec | juired fe | or Exec | ution | | | | | |---------------------------------------------|----------|------------------------------------------------------------|-------|----------|----------|------|--------------------|----------|----------|----------|----------|----------|-------| | Addressing | | 1 | | | | | Instruction Format | n Format | | | | | Š | | | Mnemonic | Operands | 1st k | 1st byte | 2nd byte | byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | State | | Immediate | MOV.B | #xx:8,Rd | ш | 2 | MM | Σ | | | | | | | 7 | | Register<br>indirect | MOV.B | @ERs,Rd | 9 | ω | 0 ers | Ð | | | | | | | 4 | | Register | MOV.B | @ (d:16,ERs),Rd | 9 | ш | 0 ers | Ð | disp | Q. | | | | | 9 | | displacement | MOV.B | @ (d:24,ERs),Rd | _ | 80 | 0:ers | 0 | 9<br>9 | 2 rd | 0 | | disp | | 10 | | Register<br>indirect with<br>post-increment | MOV.B | @ERs+,Rd | 9 | С | 0.ers | Þ | | | | | | | 9 | | | MOV.B | @aa:8,Rd | 7 | Þ | abs | ű | | | | | | | 4 | | Absolute<br>address | MOV.B | @aa:16,Rd | 9 | ∢ | 0 | 5 | abs | so | | | | | 9 | | | MOV.B | @aa:24,Rd | 9 | 4 | 7 | Ð | 0 | | abs | | | | ∞ | # Notes The MOV.B @ER7+, Rd instruction should never be used, because it leaves an odd value in the stack pointer (ER7). For details refer to section 3.3.2, Exception Processing, or to the hardware manual. For the @aa:8 access range, refer to the relevant microcontroller hardware manual. #### 2.2.35 (5) MOV (W) #### MOV (MOVe data) Move | $\boldsymbol{\cap}$ | 4 | |---------------------|----------| | u | peration | | | | $(EAs) \rightarrow Rd$ | I | UI | Η | U | N | Z | | |---|----|---|---|---|---|--| H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. #### **Assembly-Language Format** MOV.W <EAs>, Rd #### **Operand Size** Word #### Description This instruction transfers the source operand contents to a 16-bit register Rd, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** Rd: R0 to R7, E0 to E7 ERs: ER0 to ER7 MOV (W) #### MOV (MOVe data) Move | | _ | ٠, | | | | | | | | |------------------------------------------------------------|--------------------|-----------|-----------|----------------------|----------------|-----------------|---------------------------------------------|-----------|-----------| | | | 8th byte | | | | | | | | | | | 7th byte | | | | dsip | | | | | | | 6th byte | | | | | | | | | ıtion | n Format | 5th byte | | | | 0 0 | | | abs | | r Execu | Instruction Format | 4th byte | Σ | | disp | 2<br>d | | so | | | uired fo | | 3rd byte | MM | | dis | 9<br>9 | | abs | 0 0 | | Req | | yte | p. | 5 | rd | 0 | rd | rd | Þ | | tes ] | | 2nd byte | 0 | 0 ers rd | 0 ers rd | 0 ers | 0 ers rd | 0 | 2 | | Sta | | yte | 6 | 6 | н | ω | D | В | В | | er of | | 1st byte | 7 | 9 | 9 | _ | 9 | 9 | 9 | | Operand Format and Number of States Required for Execution | or . | Operands | #xx:16,Rd | @ERS,Rd | @(d:16,ERs),Rd | @ (d:24,ERs),Rd | @ERs+,Rd | @aa:16,Rd | @aa:24,Rd | | ormat | -1 | Minemonic | MOV.W | Operand I | Addressing | | Immediate | Register<br>indirect | Register | displacement | Register<br>indirect with<br>post-increment | Absolute | address | 10 - 1. The source operand <EAs> must be located at an even address. - 2. In machine language, MOV.W @R7+, Rd is identical to POP.W Rd. #### 2.2.35 (6) MOV (L) #### MOV (MOVe data) Move #### **Operation** $(EAs) \rightarrow ERd$ #### **Assembly-Language Format** MOV.L <EAs>, ERd #### **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|--------------|---|---| | _ | _ | _ | _ | 1 | <b>\( \)</b> | 0 | | - H: Previous value remains unchanged. - N: Set to 1 if the data value is negative; otherwise cleared to 0. - Z: Set to 1 if the data value is zero; otherwise cleared to 0. - V: Always cleared to 0. - C: Previous value remains unchanged. #### Description This instruction transfers the source operand contents to a specified 32-bit register (ERd), tests the transferred data, and sets condition-code flags according to the result. The first memory word located at the effective address is stored in extended register Ed. The next word is stored in general register Rd. #### **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 #### MOV (L) Operand Format and Number of States Required for Execution #### MOV (MOVe data) Move | Operands | | | | | | Instructio | Instruction Format | | | | | No. of | |----------|---|----------|----------|---------|-------------|------------|--------------------|----------|----------|----------|-----------|--------| | st byte | | 2nd byte | 3rd byte | _ | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | States | | ۷ | | 0 0:ers | | | MM | 5 | | | | | | 9 | | 0 1 | | 0 0 | 9 | ie:0 6 | 0.ers:0.erd | | | | | | | 80 | | 0 1 | | 0 0 | 9 | | 0.ers:0.erd | dis | dsib | | | | | 10 | | 0 1 | | 0 0 | 7 8 | 8 0:ers | rs: 0 | 9<br>9 | 2 :0:erd | 0 0 | | disp | | 41 | | 0 1 0 | 0 | 0 0 | 9 | D 0:e | 0 ers 0 erd | | | | | | | 10 | | 1 | | 0 0 | 9 | 0 В | 0 erd | a | abs | | | | | 10 | | 0 1 ( | | 0 0 | 9 | B 2 | 0.erd | 0 0 | | abs | | | | 12 | # Notes The source operand <EAs> must be located at an even address. In machine language, MOV.L @ER7+, ERd is identical to POP.L ERd. #### 2.2.35 (7) MOV (B) MOV (MOVe data) Move #### Operation $Rs \rightarrow (EAd)$ | Con | dition | Code | |-----|--------|------| | | | | | I | UI | Н | U | N | Z | V | C | |---|----|---|---|----------|--------------|---|---| | _ | _ | _ | _ | <b>1</b> | <b>\( \)</b> | 0 | _ | #### **Assembly-Language Format** MOV.B Rs, $\langle EAd \rangle$ H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### **Operand Size** Byte #### Description This instruction transfers the contents of an 8-bit register Rs (source operand) to a destination location, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** Rs: R0L to R7L, R0H to R7H ERd: ER0 to ER7 Operand Format and Number of States Required for Execution #### MOV (MOVe data) Move | Addressing | | | | | | Instructic | Instruction Format | | | | | No. of | |--------------------------------------------|-----------|-----------------|----------|-----|-------------|------------------|--------------------|----------|----------|----------|----------|--------| | Mode | MINEMONIC | Operands | 1st byte | yte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | States | | Register<br>indirect | MOV.B | Rs, @ERd | 9 | 8 | 1 erd rs | | | | | | | 4 | | Register | MOV.B | Rs, @(d:16,ERd) | 9 | ш | 1:erd:rs | ਚੋ | disp | | | | | 9 | | displacement | MOV.B | Rs, @(d:24,ERd) | 2 | ω | 0 erd 0 | 9<br>V | A<br>IS | 0 | | dsib | | 10 | | Register<br>indirect with<br>pre-decrement | MOV.B | Rs,@-ERd | 9 | O | 1:erd: rs | | | | | | | 9 | | | MOV.B | Rs, @aa:8 | ဇ | rs | abs | | | | | | | 4 | | Absolute<br>address | MOV.B | Rs,@aa:16 | 9 | ∢ | &<br>&<br>& | - <del>T</del> B | abs | | | | | 9 | | | MOV.B | Rs,@aa:24 | 9 | ∢ | A<br>Is | 0 0 | | abs | | | | ∞ | - 1. The MOV.B Rs, @-ER7 instruction should never be used, because it leaves an odd value in the stack pointer (ER7). For details refer to section 3.3.2, Exception Processing, or to the hardware manual. - Execution of MOV.B RnL, @-ERn or MOV.B RnH, @-ERn first decrements ERn by one, then transfers the designated part (RnL or RnH) of the resulting ERn value. 7 #### 2.2.35 (8) MOV (W) #### MOV (MOVe data) Move | $\sim$ | 4. | |--------|----------| | ( ) | peration | | | | $Rs \rightarrow (EAd)$ | Com | 1111 | on C | ouc | | | | |-----|------|------|-----|---|---|--| | | T | ПП | н | Ħ | N | | Condition Code #### **Assembly-Language Format** MOV.W Rs, <EAd> H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### **Operand Size** Word #### Description This instruction transfers the contents of a 16-bit register Rs (source operand) to a destination location, tests the transferred data, and sets condition-code flags according to the result. #### **Available Registers** Rs: R0 to R7, E0 to E7 ERd: ER0 to ER7 MOV (W) #### MOV (MOVe data) Move # Operand Format and Number of States Required for Execution | No. of | States | 4 | 9 | 10 | 9 | 9 | 8 | |--------------------|----------|----------------------|-----------------|-----------------|---------------------------------------------|-----------|-----------| | | 8th byte | | | | | | | | | 7th byte | | | dsib | | | | | | 6th byte | | | | | | | | | 5th byte | | | 0 0 | | | abs | | n Format | 4th byte | | dsip | A rs | | abs | | | Instruction Format | 3rd byte | | ij | 9 | | ak | 0 0 | | | 2nd byte | బ | బ | 0 | S | S. | S | | | 2nd | 1 erd | 1.erd: rs | 0.erd: 0 | 1.erd: rs | 8 | ∢ | | | 1st byte | o | ш | | ۵ | В | В | | | 1st | 9 | 9 | 2 | 9 | 9 | 9 | | | Operands | Rs,@ERd | Rs,@ (d:16,ERd) | Rs,@ (d:24,ERd) | Rs,@-ERd | Rs,@aa:16 | Rs,@aa:24 | | 1 | мпетопіс | MOV.W | MOV.W | MOV:W | WOV:W | WOV.W | MOV.W | | Addressing | | Register<br>indirect | Register | displacement | Register<br>indirect with<br>post-increment | Absolute | address | - 1. The destination operand <EAd> must be located at an even address. - @-R7 is identical to PUSH.W Rs. In machine language, MOV.W Rs, - Execution of MOV.W Rn, @-ERn first decrements ERn by 2, then transfers the resulting value. #### 2.2.35 (9) MOV (L) #### MOV (MOVe data) Move #### Operation $ERs \rightarrow (EAd)$ #### Assembly-Language Format MOV.L ERs, <EAd> #### **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|----------------|---|---| | _ | _ | _ | _ | 1 | $\updownarrow$ | 0 | | H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. #### Description This instruction transfers the contents of a 32-bit register ERs (source operand) to a destination location, tests the transferred data, and sets condition-code flags according to the result. The extended register (Es) contents are stored at the first word indicated by the effective address. The general register (Rs) contents are stored at the next word. #### **Available Registers** ERs: ER0 to ER7 ERd: ER0 to ER7 #### MOV (L) #### MOV (MOVe data) of #### Move | Operand ] | Format | Operand Format and Number of States Required for Execution | er of | Sta | tes F | <b>k</b> eq1 | nired | for I | 3xec | ution | | | | | | | |--------------------------------------------|----------|------------------------------------------------------------|----------|-----|----------|--------------|----------|-------|-------------|----------|--------------------|------------|----------|----------|-----------|----------| | Addressing | | | | | | | | | | Instruct | Instruction Format | | | | | 9.<br>0. | | | Mnemonic | Operands | 1st byte | | 2nd byte | | 3rd byte | | 4th byte | 5th byte | 6th byte | e 7th byte | 8th byte | 9th byte | 10th byte | State | | Register<br>indirect | MOV.L | ERs,@ERd | 0 | - | 0 | 0 | 69 | , | l erd 0 ers | | | | | | | ∞ | | Register<br>indirect with | MOV.L | ERs,@(d:16,ERd) | 0 | - | 0 | 0 | 6 F | | 1 erd 0 ers | | disp | | | | | 10 | | displacement | MOV.L | ERs, @ (d:24, ERd) | 0 | - | 0 | 0 | 7 8 | | 1.erd 0 | 9<br>9 | A 0 ers | 0 0 | | disp | | 4 | | Register<br>indirect with<br>pre-decrement | MOV.L | ERs,@-ERd | 0 | 1 | 0 | 0 | Q 9 | | 1 erd 0 ers | | | | | | | 10 | | Absolute | MOV.L | ERs,@aa:16 | 0 | - | 0 | 0 | <br>9 | | 8 0 ers | | abs | | | | | 10 | | address | MOV.L | ERs,@aa:24 | 0 | - | 0 | 0 | 9 | | A 0 ers | 0 0 | | abs | | | | 12 | - The destination operand <EAd> must be located at an even address. - In machine language, MOV.L ERs, @-ER7 is identical to PUSH.L ERs. - Execution of MOVL ERn, @-ERn first decrements ERn by 4, then transfers the resulting value. #### 2.2.36 **MOVFPE** #### **MOVFPE** (MOVe From Peripheral with E clock) Move Data with E Clock | Operation | | |---------------------------|----| | $(EAs) \rightarrow Rd$ | | | Synchronized with E clock | | | Assembly-Language Forma | nt | | MOVFPE @aa:16, Rd | | | Operand Size | | | Byte | | #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|-----------|---|---| | _ | _ | _ | _ | 1 | <b>\$</b> | 0 | | - H: Previous value remains unchanged. - N: Set to 1 if the data value is negative; otherwise cleared to 0. - Z: Set to 1 if the data value is zero; otherwise cleared to 0. - V: Always cleared to 0. - C: Previous value remains unchanged. #### **Description** This instruction transfers memory contents specified by a 16-bit absolute address to a general register Rd in synchronization with an E clock, tests the transferred data, and sets condition-code flags according to the result. Note: Avoid using this instruction in microcontrollers not having an E clock output pin, or in single-chip mode. #### **Available Registers** Rd: R0L to R7L, R0H to R7H #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Format | | No. of | |------------------|------------|------------|-----|------|-----|---------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | Absolute address | MOVFPE | @aa:16, Rd | 6 | Α | 4 | rd | al | os | * | - 1. This instruction cannot be used with addressing modes other than the above, and cannot transfer word data or longword data. - 2. Data transfer by this instruction requires 9 to 16 states, so the execution time is variable. For details, refer to the relevant microcontroller hardware manual. #### **2.2.37 MOVTPE** #### **MOVTPE** (**MOVe To Peripheral with E clock**) #### Move Data with E Clock | Operation | <b>Condition Code</b> | |-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | $Rs \rightarrow (EAd)$<br>Synchronized with E clock | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | Assembly-Language Format MOVTPE Rs, @aa:16 | <ul><li>H: Previous value remains unchanged.</li><li>N: Set to 1 if the data value is negative; otherwise cleared to 0.</li></ul> | | Operand Size Byte | <ul><li>Z: Set to 1 if the data value is zero; otherwise cleared to 0.</li><li>V: Always cleared to 0.</li><li>C: Previous value remains unchanged.</li></ul> | #### **Description** This instruction transfers the contents of a general register Rs (source operand) to a destination location specified by a 16-bit absolute address in synchronization with an E clock, tests the transferred data, and sets condition-code flags according to the result. Note: Avoid using this instruction in microcontrollers not having an E clock output pin, or in single-chip mode. #### **Available Registers** Rs: R0L to R7L, R0H to R7H #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction | n Format | | No. of | |------------------|---------------|------------|----------|-------------|----------|----------|--------| | Mode | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Absolute address | MOVTPE | Rs, @aa:16 | 6 A | C rs | al | os | * | - 1. This instruction cannot be used with addressing modes other than the above, and cannot transfer word data or longword data. - 2. Data transfer by this instruction requires 9 to 16 states, so the execution time is variable. For details, refer to the relevant microcontroller hardware manual. #### 2.2.38 (1) MULXS (B) #### MULXS (MULtiply eXtend as Signed) **Multiply Signed** $Rd \times Rs \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|-----------|----------------|---|---| | _ | _ | | | <b>\$</b> | $\updownarrow$ | | _ | #### **Assembly-Language Format** MULXS.B Rs, Rd #### Operand Size Byte H: Previous value remains unchanged. Condition Code N: Set to 1 if the result is negative; otherwise cleared to 0 Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Previous value remains unchanged. C: Previous value remains unchanged. #### **Description** This instruction multiplies the lower 8 bits of a 16-bit register Rd (destination operand) by the contents of an 8-bit register Rs (source operand) as signed data and stores the result in the 16-bit register Rd. If Rd is a general register, Rs can be the upper part (RdH) or lower part (RdL) of Rd. The operation performed is 8-bit $\times$ 8-bit $\rightarrow$ 16-bit signed multiplication. #### **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0L to R7L, R0H to R7H #### Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Fori | mat | | | No. of | |-----------------|-----------|----------|-------|------|-----|---------|--------|------|-----|------|--------| | Mode | Militario | Operanas | 1st l | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | Register direct | MULXS.B | Rs, Rd | 0 | 1 | С | 0 | 5 | 0 | rs | rd | 16 | #### 2.2.38 (2) MULXS (W) # MULXS (MULtiply eXtend as Signed) **Multiply Signed** | Operation Condition Code | | | | | | | |---------------------------------|----------------------------------------------------------------|--|--|--|--|--| | $ERd \times Rs \rightarrow ERd$ | I UI H U N Z V C ↑ ↑ ↑ | | | | | | | <b>Assembly-Language Format</b> | H: Previous value remains unchanged. | | | | | | | MULXS.W Rs, ERd | N: Set to 1 if the result is negative; otherwise cleared to 0. | | | | | | | Onemand Size | Z: Set to 1 if the result is zero; otherwise | | | | | | | Operand Size Word | cleared to 0. V: Previous value remains unchanged. | | | | | | | word | C: Previous value remains unchanged. | | | | | | #### **Description** This instruction multiplies the lower 16 bits of a 32-bit register ERd (destination operand) by the contents of a 16-bit register Rs (source operand) as signed data and stores the result in the 32-bit register ERd. Rs can be the upper part (Ed) or lower part (Rd) of ERd. The operation performed is $16\text{-bit} \times 16\text{-bit} \rightarrow 32\text{-bit}$ signed multiplication. # **Available Registers** ERd: ER0 to ER7 Rs: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing Mnemonic | | Operands | | No. of | | | | |---------------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operands | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | MULXS.W | Rs, ERd | 0 1 | C 0 | 5 2 | rs 0 erd | 24 | #### 2.2.39 (1) MULXU (B) #### MULXU (MULtiply eXtend as Unsigned) Multiply | ion | |-----| | ion | $Rd \times Rs \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | _ | _ | | #### **Assembly-Language Format** MULXU.B Rs, Rd H: Previous value remains unchanged.N: Previous value remains unchanged. Condition Code ## **Operand Size** Byte Z: Previous value remains unchanged.V: Previous value remains unchanged. C: Previous value remains unchanged. # **Description** This instruction multiplies the lower 8 bits of a 16-bit register Rd (destination operand) by the contents of an 8-bit register Rs (source operand) and stores the result in the 16-bit register Rd. If Rd is a general register, Rs can be the upper part (RdH) or lower part (RdL) of Rd. The operation performed is 8-bit $\times$ 8-bit $\rightarrow$ 16-bit multiplication. ## **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0L to R7L, R0H to R7H # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic O | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|-------------------|--|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte 4th byte | | States | | Register direct | MULXU.B | Rs, Rd | 5 0 | rs rd | | | 14 | #### 2.2.39 (2) MULXU (W) #### MULXU (MULtiply eXtend as Unsigned) Multiply | Operation | <b>Condition Code</b> | | | | | | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | $ERd \times Rs \rightarrow ERd$ | I UI H U N Z V C | | | | | | | Assembly-Language Format MULXU.W Rs, ERd | <ul><li>H: Previous value remains unchanged.</li><li>N: Previous value remains unchanged.</li><li>Z: Previous value remains unchanged.</li></ul> | | | | | | | <b>Operand Size</b><br>Word | V: Previous value remains unchanged. C: Previous value remains unchanged. | | | | | | #### **Description** This instruction multiplies the lower 16 bits of a 32-bit register ERd (destination operand) by the contents of a 16-bit register Rs (source operand) and stores the result in the 32-bit register ERd. Rs can be the upper part (Ed) or lower part (Rd) of ERd. The operation performed is 16-bit $\times$ 16-bit $\rightarrow$ 32-bit multiplication. # **Available Registers** ERd: ER0 to ER7 Rs: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic Operands | | | No. of | | | | |-----------------|-------------------|----------|----------|----------|----------|----------|--------| | Mode | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | MULXU.W | Rs, ERd | 5 2 | rs 0 erd | | | 22 | #### 2.2.40 (1) NEG (B) #### **NEG (NEGate)** **Negate Binary Signed** | Operation | |-----------| |-----------| $0 - Rd \rightarrow Rd$ # Assembly-Language Format NEG.B Rd # **Operand Size** Byte #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|-----------|---|---|--------------|---|-------------------| | _ | _ | <b>\$</b> | _ | 1 | <b>\( \)</b> | 1 | $\Leftrightarrow$ | - H: Set to 1 if there is a borrow at bit 3; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 7; otherwise cleared to 0. #### **Description** This instruction takes the two's complement of the contents of an 8-bit register Rd (destination operand) and stores the result in the 8-bit register Rd (subtracting the register contents from H'00). If the original contents of Rd was H'80, however, the result remains H'80. # **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instructio | n Format | | No. of | |-----------------|---------------|----------|----------|------------|----------|----------|--------| | Mode | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | NEG.B | Rd | 1 7 | 8 rd | | | 2 | #### Notes An overflow occurs if the previous contents of Rd was H'80. #### 2.2.40 (2) NEG (W) #### **NEG (NEGate)** ## **Negate Binary Signed** | Operation | |-----------| |-----------| $0 - Rd \rightarrow Rd$ # **Assembly-Language Format** NEG.W Rd #### **Operand Size** Word #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|----------|---|-----------|----------|-----------|-------------------| | _ | _ | <b>\</b> | _ | <b>\$</b> | <b>1</b> | <b>\$</b> | $\leftrightarrow$ | - H: Set to 1 if there is a borrow at bit 11; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 15; otherwise cleared to 0. #### **Description** This instruction takes the two's complement of the contents of a 16-bit register Rd (destination operand) and stores the result in the 16-bit register Rd (subtracting the register contents from H'0000). If the original contents of Rd was H'8000, however, the result remains H'8000. #### **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing Mnemonic | Operands | | Instruction Format | | | No. of | | |---------------------|------------|----------|--------------------|----------|----------|----------|--------| | | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | NEG.W | Rd | 1 7 | 9 rd | | | 2 | #### Notes An overflow occurs if the previous contents of Rd was H'8000. ### 2.2.40 (3) NEG (L) #### **NEG (NEGate)** #### **Negate Binary Signed** | Operation Condition Code | | | | | | | | |---------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | $0 - ERd \rightarrow ERd$ | I UI H U N Z V C | | | | | | | | | $\boxed{-\mid -\mid \updownarrow\mid -\mid \updownarrow\mid \uparrow\mid \downarrow \mid \downarrow}$ | | | | | | | | Assembly-Language Format | H: Set to 1 if there is a borrow at bit 27; otherwise cleared to 0. | | | | | | | | NEG.L ERd | N: Set to 1 if the result is negative; otherwise cleared to 0. | | | | | | | | | Z: Set to 1 if the result is zero; otherwise cleared to 0. | | | | | | | | Operand Size | V: Set to 1 if an overflow occurs; otherwise | | | | | | | | Longword | cleared to 0. | | | | | | | | | C: Set to 1 if there is a borrow at bit 31; otherwise cleared to 0. | | | | | | | # **Description** This instruction takes the two's complement of the contents of a 32-bit register ERd (destination operand) and stores the result in the 32-bit register ERd (subtracting the register contents from H'00000000). If the original contents of ERd was H'80000000, however, the result remains H'80000000. # **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | NEG.L | ERd | 1 7 | B 0 erd | | | 2 | #### Notes An overflow occurs if the previous contents of ERd was H'80000000. Rev. 3.00 Dec 13, 2004 page 136 of 258 #### 2.2.41 NOP #### NOP (No OPeration) **No Operation** # Operation $PC + 2 \rightarrow PC$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | | _ | | | _ | _ | _ | #### **Assembly-Language Format** NOP H: Previous value remains unchanged.N: Previous value remains unchanged. **Condition Code** Z: Previous value remains unchanged.V: Previous value remains unchanged. C: Previous value remains unchanged. **Operand Size** # Description This instruction only increments the program counter, causing the next instruction to be executed. The internal state of the CPU does not change. # **Available Registers** — # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | _ | NOP | | 0 0 | 0 0 | | | 2 | #### 2.2.42 (1) NOT (B) #### **NOT** (**NOT** = logical complement) #### **Logical Complement** | Oi | hera | tion | |----|-------|------| | vi | JEI A | ион | $\neg Rd \rightarrow Rd$ #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|----------|--------------|---|---| | _ | _ | _ | _ | <b>1</b> | <b>\( \)</b> | 0 | _ | **Assembly-Language Format** NOT.B Rd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. **Operand Size** Byte # Description This instruction takes the one's complement of the contents of an 8-bit register Rd (destination operand) and stores the result in the 8-bit register Rd. # Available Registers Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Format | | No. of | |-----------------|------------|----------|-------|------|-----|---------|----------|----------|---------------| | Mode | Willemonic | Operanus | 1st l | byte | 2nd | byte | 3rd byte | 4th byte | No. of States | | Register direct | NOT.B | Rd | 1 | 7 | 0 | rd | | | 2 | #### 2.2.42 (2) NOT (W) #### **NOT** (**NOT** = logical complement) #### **Logical Complement** | $\mathbf{\Omega}$ | 4 • | |-------------------|----------| | Oi | peration | $\neg Rd \rightarrow Rd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | | _ | _ | | 1 | 1 | 0 | _ | #### **Assembly-Language Format** NOT.W Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero (the previous Rd value was H'FFFF); otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. # **Operand Size** Word # Description This instruction takes the one's complement of the contents of a 16-bit register Rd (destination operand) and stores the result in the 16-bit register Rd. # **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | | Instruction Format | | | | No. of | |-----------------|-------------------|----------|--------------------|----------------------------|--|----------|--------| | Mode | Mode Winemonic Op | Operands | 1st byte | 1st byte 2nd byte 3rd byte | | 4th byte | States | | Register direct | NOT.W | Rd | 1 7 | 1 rd | | | 2 | #### 2.2.42 (3) NOT (L) # **NOT** (**NOT** = logical complement) #### **Logical Complement** #### **Operation** $\neg$ ERd $\rightarrow$ ERd | 1 | UI | п | | 11 | | | | |---|-----|---|----|----|---|----|---| | т | TIT | П | TT | N | 7 | 17 | ( | #### **Assembly-Language Format** NOT.L ERd I: Previous value remains unchanged. H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. #### **Operand Size** Longword #### Description This instruction takes the one's complement of the contents of a 32-bit register ERd (destination operand) and stores the result in the 32-bit register ERd. # **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | lr | structio | n Format | | No. of | |-----------------|------------|----------|-----|------|----|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2n | d byte | 3rd byte | 4th byte | States | | Register direct | NOT.L | ERd | 1 | 7 | 3 | 0 erd | | | 2 | #### Notes Rev. 3.00 Dec 13, 2004 page 140 of 258 #### 2.2.43 (1) OR (B) #### **OR** (inclusive **OR** logical) Logical OR ### Operation $Rd \lor (EAs) \rightarrow Rd$ ### **Assembly-Language Format** OR.B <EAs>, Rd - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. # **Operand Size** Byte #### Description This instruction ORs the source operand with the contents of an 8-bit register Rd (destination register) and stores the result in the 8-bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | ic Operands | | | Instruction | n Format | | No. of | |-----------------|------------|-------------|-----|------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd byte | 3rd byte | 4th byte | States | | Immediate | OR.B | #xx:8, Rd | С | rd | IMM | | | 2 | | Register direct | OR.B | Rs, Rd | 1 | 4 | rs rd | | | 2 | #### 2.2.43 (2) OR (W) # **OR** (inclusive **OR** logical) Logical OR # **Operation** $Rd \lor (EAs) \rightarrow Rd$ #### **Assembly-Language Format** OR.W <EAs>, Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. # **Operand Size** Word # **Description** This instruction ORs the source operand with the contents of a 16-bit register Rd (destination register) and stores the result in the 16-bit register Rd. #### **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0 to R7, E0 to E7 # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | Instruction | on Format | No. of | |-----------------|------------|------------|----------|-------------|-------------------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte 4th byte | States | | Immediate | OR.W | #xx:16, Rd | 7 9 | 4 rd | IMM | 4 | | Register direct | OR.W | Rs, Rd | 6 4 | rs rd | | 2 | #### 2.2.43 (3) OR (L) #### **OR** (inclusive **OR** logical) Logical OR #### **Operation** $ERd \lor (EAs) \rightarrow ERd$ # I UI H U N Z V C — — — ↓ ↓ ↓ 0 — #### **Assembly-Language Format** OR.L <EAs>, ERd - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. #### **Operand Size** Longword # Description This instruction ORs the source operand with the contents of a 32-bit register ERd (destination register) and stores the result in the 32-bit register ERd. #### **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction Format | | | | | | | | | |-----------------|------------|------------|-----|--------------------|-----|-------|-----|------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd | byte | 4th byte | 5th byte | 6th byte | States | | Immediate | OR.L | #xx:32,ERd | 7 | Α | 4 | 0 erd | | | IM | М | | 6 | | Register direct | OR.L | ERs, ERd | 0 | 1 | F | 0 | 6 | 4 | 0 ers 0 erd | | | 4 | #### 2.2.44 ORC Operation #### **ORC** (inclusive **OR** Control register) #### Logical OR with CCR | Operation | Co | naiu | on C | oae | | | | | | | |-----------------------------------------|-----------------|--------------|------------------|----------------|-------------------------|-------------------------|-----------------------|----------------------------|------------------------------------------|-------------------| | $CCR \lor \#IMM \to CCR$ | | I | UI | Н | U | N | Z | V | C | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Assembly-Language Format ORC #xx:8, CCR | UI:<br>H:<br>U: | Stor<br>Stor | es the<br>es the | e con<br>e con | respo<br>respo<br>respo | nding<br>nding<br>nding | g bit og bit og bit o | of the<br>of the<br>of the | e resul<br>e resul<br>e resul<br>e resul | lt.<br>lt.<br>lt. | | Operand Size | | | | | | • | _ | | e resul<br>e resul | | | Byte | | | | | - | | - | | e resul | | Condition Code ## **Description** This instruction ORs the contents of the condition-code register (CCR) with immediate data and stores the result in the condition-code register. No interrupt requests, including NMI, are accepted immediately after execution of this instruction. # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction Format | | | | | | | |------------|---------------|------------|-----|--------------------|----------|----------|----------|--------|--|--| | Mode | Willelilollic | Operanus | 1st | byte | 2nd byte | 3rd byte | 4th byte | States | | | | Immediate | ORC | #xx:8, CCR | 0 | 4 | IMM | | | 2 | | | #### 2.2.45 (1) POP (W) #### POP (POP data) #### **Pop Data from Stack** #### Operation $@SP+ \rightarrow Rn$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|----------|----------|---|---| | _ | _ | _ | _ | <b>1</b> | <b>\</b> | 0 | _ | #### **Assembly-Language Format** POP.W Rn H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. #### **Operand Size** Word #### **Description** This instruction restores data from the stack to a 16-bit general register Rn, tests the restored data, and sets condition-code flags according to the result. #### **Available Registers** Rn: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction Format | | | | | | | | | |------------|------------|----------|-------|--------------------|-----|------|----------|----------|--------|--|--|--| | Mode | Willemonic | Operands | 1st l | byte | 2nd | byte | 3rd byte | 4th byte | States | | | | | _ | POP.W | Rn | 6 | D | 7 | rn | | | 6 | | | | #### Notes POP.W Rn is identical to MOV.W @SP+, Rn. #### 2.2.45 (2) POP (L) # POP (POP data) **Pop Data from Stack** ### **Operation** $@SP+ \rightarrow ERn$ # **Condition Code** I UI H U N Z V C — — — ↓ ↓ ↓ 0 — #### **Assembly-Language Format** POP.L ERn H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. # **Operand Size** Longword # Description This instruction restores data from the stack to a 32-bit general register ERn, tests the restored data, and sets condition-code flags according to the result. #### **Available Registers** ERn: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Fori | nat | | | No. of | |------------|------------|----------|-----|------|-----|---------|--------|------|-----|-------|--------| | Mode | Willemonic | Operands | 1st | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | _ | POP.L | ERn | 0 | 1 | 0 | 0 | 6 | D | 7 | 0 ern | 10 | #### Notes POP.L ERn is identical to MOV.L @SP+, ERn. #### 2.2.46 (1) PUSH (W) #### PUSH (PUSH data) #### Push Data on Stack #### Operation $Rn \rightarrow @-SP$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|-------------------|-----------|---|---| | | | | _ | $\Leftrightarrow$ | <b>\$</b> | 0 | | #### **Assembly-Language Format** PUSH.W Rn H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. #### **Operand Size** Word #### **Description** This instruction saves data from a 16-bit register Rn onto the stack, tests the saved data, and sets condition-code flags according to the result. #### **Available Registers** Rn: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | No. of | | | | | |------------|------------|----------|-----|------|--------|------|----------|----------|--------| | Mode | Willemonic | Operands | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | _ | PUSH.W | Rn | 6 | D | F | rn | | | 6 | - 1. PUSH.W Rn is identical to MOV.W Rn, @-SP. - 2. When PUSH.W R7 or PUSH.W E7 is executed, the value saved on the stack is the lower part (R7) or upper part (E7) of the value of ER7 before execution minus two. #### 2.2.46 (2) PUSH (L) ## PUSH (PUSH data) Push Data on Stack #### **Operation** $ERn \rightarrow @-SP$ | | | - 11 | | - 1 | | <u> </u> | $\overline{}$ | |---|-----|------|---|-----|---|----------|---------------| | T | III | н | Ħ | N | 7 | V | C | #### **Assembly-Language Format** PUSH.L ERn H: Previous value remains unchanged. N: Set to 1 if the data value is negative; otherwise cleared to 0. Z: Set to 1 if the data value is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Previous value remains unchanged. #### **Operand Size** Longword ### Description This instruction pushes data from a 32-bit register ERn onto the stack, tests the saved data, and sets condition-code flags according to the result. #### **Available Registers** ERn: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing Mnemo | Mnemonic | Operands | Onerands | | Instruction Format | | | | | | No. of | |------------------|------------|----------|----------|------|--------------------|------|-----|------|-----|-------|--------| | | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd | byte | 4th | byte | States | | _ | PUSH.L | ERn | 0 | 1 | 0 | 0 | 6 | D | F | 0 ern | 10 | - 1. PUSH.L ERn is identical to MOV.L ERn, @-SP. - 2. When PUSH.L ER7 is executed, the value saved on the stack is the value of ER7 before execution minus four. #### 2.2.47 (1) ROTL (B) #### **ROTL (ROTate Left)** Rotate #### **Operation** Rd (left rotation) $\rightarrow$ Rd #### **Assembly-Language Format** ROTL.B Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Receives the previous value in bit 7. #### **Operand Size** Byte # Description This instruction rotates the bits in an 8-bit register Rd (destination register) one bit to the left. The most significant bit is rotated to the least significant bit (bit 0), and also copied to the carry flag. #### **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | |--------------------|----------|----------|----------|----------|----------|----------|--------| | | | | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | ROTL.B | Rd | 1 2 | 8 rd | | | 2 | #### 2.2.47 (2) ROTL (W) #### **ROTL (ROTate Left)** Rotate #### **Operation** Rd (left rotation) $\rightarrow Rd$ # I UI H U N Z V C — — — ↓ ↓ ↓ 0 ↓ #### **Assembly-Language Format** ROTL.W Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Receives the previous value in bit 15. # **Operand Size** Word ### **Description** This instruction rotates the bits in a 16-bit register Rd (destination register) one bit to the left. The most significant bit is rotated to the least significant bit (bit 0), and also copied to the carry flag. #### **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing Mne Mode | Mnemonic | emonic Operands | | No. of | | | | | | | |---------------------|---------------|-----------------|-------|--------|-----|------|----------|----------|--------|--| | | Willelilollic | Operanus | 1st l | byte | 2nd | byte | 3rd byte | 4th byte | States | | | Register direct | ROTL.W | Rd | 1 | 2 | 9 | rd | | | 2 | | #### Notes Rev. 3.00 Dec 13, 2004 page 150 of 258 #### 2.2.47 (3) ROTL (L) #### **ROTL (ROTate Left)** Rotate #### **Operation** ERd (left rotation) $\rightarrow$ ERd **Condition Code** #### **Assembly-Language Format** ROTL.L ERd # **Operand Size** Longword # H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. - C: Receives the previous value in bit 31. #### **Description** This instruction rotates the bits in a 32-bit register ERd (destination register) one bit to the left. The most significant bit is rotated to the least significant bit (bit 0), and also copied to the carry flag. ### **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|---------------|----------|----------|----------|----------|----------|--------| | Mode | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | ROTL.L | ERd | 1 2 | B 0 erd | | | 2 | #### 2.2.48 (1) ROTR (B) #### **ROTR (ROTate Right)** Rotate #### **Operation** Rd (right rotation) $\rightarrow$ Rd #### **Assembly-Language Format** ROTR.B Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Receives the previous value in bit 0. #### **Operand Size** Byte ### Description This instruction rotates the bits in an 8-bit register Rd (destination register) one bit to the right. The least significant bit is rotated to the most significant bit (bit 7), and also copied to the carry flag. # **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | | | |--------------------|---------------|----------|-----|--------|-----|------|----------|----------|--------| | | Willelilollic | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | Register direct | ROTR.B | Rd | 1 | 3 | 8 | rd | | | 2 | #### 2.2.48 (2) ROTR (W) #### **ROTR (ROTate Right)** Rotate #### Operation Rd (right rotation) $\rightarrow$ Rd #### **Assembly-Language Format** ROTR.W Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Receives the previous value in bit 0. #### **Operand Size** Word # Description This instruction rotates the bits in a 16-bit register Rd (destination register) one bit to the right. The least significant bit is rotated to the most significant bit (bit 15), and also copied to the carry flag. ### **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing Mnd Mode | Mnemonic | Inemonic Operands | | Instruction Format | | | | | | | |---------------------|------------|-------------------|----------|--------------------|----------|----------|--------|--|--|--| | | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | | | | Register direct | ROTR.W | Rd | 1 3 | 9 rd | | | 2 | | | | #### 2.2.48 (3) ROTR (L) #### **ROTR** (ROTate Right) Rotate #### **Operation** ERd (right rotation) $\rightarrow$ ERd # I UI H U N Z V C — — — ↓ ↓ ↓ 0 ↓ #### **Assembly-Language Format** ROTR.L ERd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Receives the previous value in bit 0. # **Operand Size** Longword # Description This instruction rotates the bits in a 32-bit register ERd (destination register) one bit to the right. The least significant bit is rotated to the most significant bit (bit 31), and also copied to the carry flag. #### **Available Registers** ERd: ER0 to ER7 # **Operand Format and Number of States Required for Execution** | Addressing Mn Mode | Mnemonic | Mnemonic Operands | | Instruction Format | | | | | | | |--------------------|---------------|-------------------|----------|--------------------|----------|----------|--------|--|--|--| | | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | | | | Register direct | ROTR.L | ERd | 1 3 | B 0 erd | | | 2 | | | | #### 2.2.49 (1) ROTXL (B) #### **ROTXL** (**ROTate** with eXtend carry Left) #### **Rotate through Carry** #### **Operation** Rd (left rotation through carry bit) $\rightarrow$ Rd #### **Assembly-Language Format** ROTXL.B Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Receives the previous value in bit 7. # **Operand Size** Byte # Description This instruction rotates the bits in an 8-bit register Rd (destination register) one bit to the left through the carry flag. The carry flag is rotated into the least significant bit (bit 0). The most significant bit rotates into the carry flag. #### **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | |--------------------|------------|----------|----------|----------|----------|----------|--------| | | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | ROTXL.B | Rd | 1 2 | 0 rd | | | 2 | #### 2.2.49 (2) ROTXL (W) # ROTXL (ROTate with eXtend carry Left) #### Rotate through Carry #### **Operation** Rd (left rotation through carry bit) $\rightarrow$ Rd #### **Assembly-Language Format** ROTXL.W Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Receives the previous value in bit 15. # **Operand Size** Word #### **Description** This instruction rotates the bits in a 16-bit register Rd (destination register) one bit to the left through the carry flag. The carry flag is rotated into the least significant bit (bit 0). The most significant bit rotates into the carry flag. # **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | Instruction Format | | | | | | | |--------------------|------------|----------|-------|--------------------|-----|------|----------|----------|--------|--| | | Willemonic | Operanus | 1st l | byte | 2nd | byte | 3rd byte | 4th byte | States | | | Register direct | ROTXL.W | Rd | 1 | 2 | 1 | rd | | | 2 | | #### 2.2.49 (3) ROTXL (L) ## **ROTXL** (**ROTate** with eXtend carry Left) #### **Rotate through Carry** #### **Operation** ERd (left rotation through carry bit) → ERd # \_\_\_\_\_\_\_ #### **Assembly-Language Format** ROTXL.L ERd #### **Operand Size** Longword #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|---|---|-------------------| | _ | _ | _ | _ | 1 | 1 | 0 | $\Leftrightarrow$ | - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. - C: Receives the previous value in bit 31. #### **Description** This instruction rotates the bits in a 32-bit register ERd (destination register) one bit to the left through the carry flag. The carry flag is rotated into the least significant bit (bit 0). The most significant bit rotates into the carry flag. #### **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing Mode | Mnemonic | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | ROTXL.L | ERd | 1 2 | 3 0 erd | | | 2 | #### 2.2.50 (1) ROTXR (B) # **ROTXR** (ROTate with eXtend carry Right) #### Rotate through Carry #### Operation Rd (right rotation through carry bit) $\rightarrow$ Rd #### **Assembly-Language Format** ROTXR.B Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Receives the previous value in bit 0. # **Operand Size** Byte #### **Description** This instruction rotates the bits in an 8-bit register Rd (destination register) one bit to the right through the carry flag. The carry flag is rotated into the most significant bit (bit 7). The least significant bit rotates into the carry flag. # Available Registers Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | Instruction Format | | | | | | No. of | |--------------------|---------------|----------|--------------------|---|-----|------|----------|----------|--------| | | Willelilollic | Operanus | 1st byte | • | 2nd | byte | 3rd byte | 4th byte | States | | Register direct | ROTXR.B | Rd | 1 3 | 3 | 0 | rd | | | 2 | #### 2.2.50 (2) ROTXR (W) #### **ROTXR** (**ROTate** with eXtend carry Right) #### **Rotate through Carry** #### **Operation** Rd (right rotation through carry bit) → Rd #### **Assembly-Language Format** ROTXR.W Rd - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. **Condition Code** C: Receives the previous value in bit 0. #### **Operand Size** Word # Description This instruction rotates the bits in a 16-bit register Rd (destination register) one bit to the right through the carry flag. The carry flag is rotated into the most significant bit (bit 15). The least significant bit rotates into the carry flag. #### **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | | No. of | | | |--------------------|------------|----------|----------|----------|----------|----------|--------| | | Willemonic | | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | ROTXR.W | Rd | 1 3 | 1 rd | | | 2 | #### 2.2.50 (3) ROTXR (L) # ROTXR (ROTate with eXtend carry Right) #### **Rotate through Carry** #### **Operation** ERd (right rotation through carry bit) $\rightarrow$ ERd # Condition Code | I | UI | Н | U | N | Z | V | C | |---|----|---|---|----------|--------------|---|--------------| | _ | _ | _ | _ | <b>1</b> | <b>\( \)</b> | 0 | <b>\( \)</b> | #### **Assembly-Language Format** ROTER L ERd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0 Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Receives the previous value in bit 0. # **Operand Size** Longword #### **Description** This instruction rotates the bits in a 32-bit register ERd (destination register) one bit to the right through the carry flag. The carry flag is rotated into the most significant bit (bit 31). The least significant bit rotates into the carry flag. #### **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | |--------------------|------------|----------|----------|----------|----------|----------|--------| | | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | ROTXR.L | ERd | 1 3 | 3 0 erd | | | 2 | #### 2.2.51 RTE **Operation** #### RTE (ReTurn from Exception) # **Return from Exception Handling** | $@SP+ \rightarrow CCR$ | | |------------------------|--| | $@SP+ \rightarrow PC$ | | | I | UI | Н | U | N | Z | V | C | |----------------|-----------|-----------|-----------|----------------|---|-----------|---| | $\updownarrow$ | <b>\$</b> | <b>\$</b> | <b>\$</b> | $\updownarrow$ | 1 | <b>\$</b> | 1 | **Condition Code** # **Assembly-Language Format** RTE **Operand Size** - I: Restored from the corresponding bit on the stack. - UI: Restored from the corresponding bit on the stack. - H: Restored from the corresponding bit on the stack. - U: Restored from the corresponding bit on the stack. - N: Restored from the corresponding bit on the stack. - Z: Restored from the corresponding bit on the stack. - V: Restored from the corresponding bit on the stack. - C: Restored from the corresponding bit on the stack. # Description This instruction returns from an exception-handling routine by restoring the condition-code register (CCR) and program counter (PC) from the stack. Program execution continues from the address restored to the program counter. The CCR and PC contents at the time of execution of this instruction are lost. # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic Operar | Operands | Instruction Format | | | | | | No. of | | |--------------------|-----------------|----------|--------------------|------|-----|------|----------|----------|--------|----| | | | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | | _ | | RTE | | 5 | 6 | 7 | 0 | | | 10 | #### RTE # RTE (ReTurn from Exception) # **Return from Exception Handling** #### Notes The stack structure differs between normal mode and advanced mode. #### 2.2.52 RTS #### **RTS** (ReTurn from Subroutine) #### Return from Subroutine | Operation | <b>Condition Code</b> | | | | | | | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | $@SP+ \rightarrow PC$ | I UI H U N Z V C | | | | | | | | Assembly-Language Format | | | | | | | | | RTS | <ul><li>H: Previous value remains unchanged.</li><li>N: Previous value remains unchanged.</li></ul> | | | | | | | | Operand Size | <ul><li>Z: Previous value remains unchanged.</li><li>V: Previous value remains unchanged.</li><li>C: Previous value remains unchanged.</li></ul> | | | | | | | | | c. Trevious value remains unchanged. | | | | | | | # Description This instruction returns from a subroutine by restoring the program counter (PC) from the stack. Program execution continues from the address restored to the program counter. The PC contents at the time of execution of this instruction are lost. # **Available Registers** # Operand Format and Number of States Required for Execution | Addressing Mr Mode | Mnemonic | nemonic Operands | | Instruction | No. of States | | | | |--------------------|------------|------------------|-------------------|-------------|---------------|----------|--------|----------| | | Willemonic | Operanus | 1st byte 2nd byte | | 3rd byte | 4th byte | Normal | Advanced | | _ | RTS | | 5 4 | 7 0 | | | 8 | 10 | #### **Notes** The stack structure and number of states required for execution differ between normal mode and advanced mode. In normal mode, only the lower 16 bits of the program counter are restored. #### 2.2.53 (1) SHAL (B) #### SHAL (SHift Arithmetic Left) #### **Shift Arithmetic** #### **Operation** Rd (left arithmetic shift) $\rightarrow$ Rd #### **Assembly-Language Format** SHAL.B Rd # **Operand Size** Byte #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|--------------|----------|----------| | _ | _ | _ | _ | 1 | <b>\( \)</b> | <b>\</b> | <b>1</b> | H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Receives the previous value in bit 7. # Description This instruction shifts the bits in an 8-bit register Rd (destination operand) one bit to the left. The most significant bit shifts into the carry flag. The least significant bit (bit 0) is cleared to 0. # **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | |--------------------|------------|----------|----------|----------|----------|----------|--------| | | Willemonic | Operands | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHAL.B | Rd | 1 0 | 8 rd | | | 2 | #### Notes The SHAL instruction differs from the SHLL instruction in its effect on the overflow flag. #### 2.2.53 (2) SHAL (W) #### **SHAL (SHift Arithmetic Left)** #### **Shift Arithmetic** | Operation Condition Code | | | | | | | | | | |---------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|--|--|--| | Rd (left arithmetic shift) $\rightarrow$ Rd | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | | Assembly-Language Format | H: Previous value remains unchanged. | | | | | | | | | | SHAL.W Rd | N: Set to 1 if the result is negative; otherwise cleared to 0. | | | | | | | | | | | Z: Set to 1 if the result is zero; otherwise | | | | | | | | | | Operand Size | cleared to 0. | | | | | | | | | | Word | V: Set to 1 if an overflow occurs; otherwise cleared to 0. | | | | | | | | | | | C: Receives the previous value in bit 15. | | | | | | | | | #### **Description** This instruction shifts the bits in a 16-bit register Rd (destination operand) one bit to the left. The most significant bit shifts into the carry flag. The least significant bit (bit 0) is cleared to 0. #### **Available Registers** Rd: R0 to R7, E0 to E7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic Operands | | | No. of | | | | |--------------------|-------------------|----------|----------|----------|----------|----------|--------| | | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHAL.W | Rd | 1 0 | 9 rd | | | 2 | #### **Notes** The SHAL instruction differs from the SHLL instruction in its effect on the overflow flag. #### 2.2.53 (3) SHAL (L) #### **SHAL (SHift Arithmetic Left)** #### **Shift Arithmetic** #### **Operation** ERd (left arithmetic shift) → ERd # I UI H U N Z V C — — — ↓ ↓ ↓ ↓ ↓ #### **Assembly-Language Format** SHAL.L ERd # H: Previous value remains unchanged. Condition Code N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Receives the previous value in bit 31. # **Operand Size** Longword ## Description This instruction shifts the bits in a 32-bit register ERd (destination operand) one bit to the left. The most significant bit shifts into the carry flag. The least significant bit (bit 0) is cleared to 0. #### **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | Instruction Format | | | | No. of | |--------------------|----------|----------|--------------------|----------|----------|----------|--------| | | | | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHAL.L | ERd | 1 0 | B 0 erd | | | 2 | #### **Notes** The SHAL instruction differs from the SHLL instruction in its effect on the overflow flag. ## 2.2.54 (1) SHAR (B) #### **SHAR (SHift Arithmetic Right)** **Shift Arithmetic** #### **Operation** Rd (right arithmetic shift) $\rightarrow$ Rd ## **Assembly-Language Format** SHAR.B Rd ## **Operand Size** Byte #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|-----------|---|---|--------------| | _ | _ | _ | _ | <b>\$</b> | 1 | 0 | <b>\( \)</b> | - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Receives the previous value in bit 0. ## Description This instruction shifts the bits in an 8-bit register Rd (destination operand) one bit to the right. Bit 0 shifts into the carry flag. Bit 7 shifts into itself. Since bit 7 remains unaltered, the sign does not change. #### **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | No. of | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHAR.B | Rd | 1 1 | 8 rd | | | 2 | ## 2.2.54 (2) SHAR (W) #### SHAR (SHift Arithmetic Right) **Shift Arithmetic** #### **Operation** Rd (right arithmetic shift) $\rightarrow$ Rd #### **Assembly-Language Format** SHAR.W Rd # H: Previous value remains unchanged. Condition Code N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Set to 1 if an overflow occurs; otherwise cleared to 0. C: Receives the previous value in bit 0. ## **Operand Size** Word #### **Description** This instruction shifts the bits in a 16-bit register Rd (destination operand) one bit to the right. Bit 0 shifts into the carry flag. Bit 15 shifts into itself. Since bit 15 remains unaltered, the sign does not change. ## **Available Registers** Rd: R0 to R7, E0 to E7 # **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|---------------|----------|----------|----------|----------|----------|--------| | Mode | WITTETTIOTTIC | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHAR.W | Rd | 1 1 | 9 rd | | | 2 | ## 2.2.54 (3) SHAR (L) ## **SHAR (SHift Arithmetic Right)** **Shift Arithmetic** #### **Operation** ERd (right arithmetic shift) → ERd #### **Assembly-Language Format** SHAR.L ERd ## **Operand Size** Longword #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|-----------|---|---|-------------------| | _ | _ | _ | _ | <b>\$</b> | 1 | 0 | $\leftrightarrow$ | - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Receives the previous value in bit 0. #### **Description** This instruction shifts the bits in a 32-bit register ERd (destination operand) one bit to the right. Bit 0 shifts into the carry flag. Bit 31 shifts into itself. Since bit 31 remains unaltered, the sign does not change. #### **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHAR.L | ERd | 1 1 | B 0 erd | | | 2 | #### 2.2.55 (1) SHLL (B) #### SHLL (SHift Logical Left) **Shift Logical** | Operation | |-----------| |-----------| Rd (left logical shift) $\rightarrow$ Rd | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|----------------|---|---| | _ | _ | _ | _ | 1 | $\updownarrow$ | 0 | _ | #### **Assembly-Language Format** SHLL.B Rd # Operand Size Byte H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. Condition Code C: Receives the previous value in bit 7. ## Description This instruction shifts the bits in an 8-bit register Rd (destination operand) one bit to the left. The most significant bit shifts into the carry flag. The least significant bit (bit 0) is cleared to 0. #### **Available Registers** Rd: R0L to R7L, R0H to R7H ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction Format | | | | | | | |-----------------|------------|----------|-----|--------------------|-----|------|----------|----------|--------|--| | Mode | Willemonic | | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | | Register direct | SHLL.B | Rd | 1 | 0 | 0 | rd | | | 2 | | #### Notes The SHLL instruction differs from the SHAL instruction in its effect on the overflow flag. ## 2.2.55 (2) SHLL (W) ## SHLL (SHift Logical Left) **Shift Logical** | Operation | n | |-----------|---| |-----------|---| Rd (left logical shift) $\rightarrow$ Rd | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|-------------------| | _ | | _ | | 1 | 1 | 0 | $\Leftrightarrow$ | #### **Assembly-Language Format** SHLL.W Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. ## Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Receives the previous value in bit 15. ## **Operand Size** Word ## **Description** This instruction shifts the bits in a 16-bit register Rd (destination operand) one bit to the left. The most significant bit shifts into the carry flag. The least significant bit (bit 0) is cleared to 0. ## **Available Registers** Rd: R0 to R7, E0 to E7 ## **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | Instruction Format | | | | | | No. of | |-----------------|------------|----------|--------------------|------|-----|------|----------|----------|--------| | Mode | Willemonic | | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | Register direct | SHLL.W | Rd | 1 | 0 | 1 | rd | | | 2 | #### Notes The SHLL instruction differs from the SHAL instruction in its effect on the overflow flag. #### 2.2.55 (3) SHLL (L) #### SHLL (SHift Logical Left) **Shift Logical** | $\mathbf{O}$ | pera | atio | n | |------------------|-------|------|---| | $\mathbf{\circ}$ | ber 6 | utio | | ERd (left logical shift) → ERd | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|--------------|---|-----------| | _ | _ | _ | _ | 1 | <b>\( \)</b> | 0 | <b>\_</b> | #### **Assembly-Language Format** SHLL.L ERd # Operand Size Longword - H: Previous value remains unchanged. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Always cleared to 0. Condition Code C: Receives the previous value in bit 31. ## **Description** This instruction shifts the bits in a 32-bit register ERd (destination operand) one bit to the left. The most significant bit shifts into the carry flag. The least significant bit (bit 0) is cleared to 0. ## **Available Registers** ERd: ER0 to ER7 ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | |-----------------|------------|----------|--------------------|---|----------|-------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | | 3rd byte | 4th byte | States | | Register direct | SHLL.L | ERd | 1 | 0 | 3 | 0 erd | | | 2 | #### Notes The SHLL instruction differs from the SHAL instruction in its effect on the overflow flag. ## 2.2.56 (1) SHLR (B) # SHLR (SHift Logical Right) **Shift Logical** Rd (right logical shift) $\rightarrow$ Rd | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|---|---|-------------------| | _ | _ | _ | _ | 0 | 1 | 0 | $\Leftrightarrow$ | #### **Assembly-Language Format** SHLR.B Rd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. # Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Receives the previous value in bit 0. ## **Operand Size** Byte ## Description This instruction shifts the bits in an 8-bit register Rd (destination operand) one bit to the right. The least significant bit shifts into the carry flag. The most significant bit (bit 7) is cleared to 0. # **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|------------|----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHLR.B | Rd | 1 1 | 0 rd | | | 2 | ## 2.2.56 (2) SHLR (W) #### SHLR (SHift Logical Right) **Shift Logical** ## **Operation** Rd (right logical shift) $\rightarrow$ Rd | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|----------------|---|---| | _ | _ | _ | | 0 | $\updownarrow$ | 0 | 1 | ## **Assembly-Language Format** SHLR.W Rd N: Always cleared to 0. Z: Set to 1 if the result is zero; otherwise Condition Code **Operand Size** cleared to 0. V: Always cleared to 0. Word C: Receives the previous value in bit 0. H: Previous value remains unchanged. ## **Description** This instruction shifts the bits in a 16-bit register Rd (destination operand) one bit to the right. The least significant bit shifts into the carry flag. The most significant bit (bit 15) is cleared to 0. ## **Available Registers** Rd: R0 to R7, E0 to E7 ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | | | | |-----------------|---------------|----------|-----|--------|-----|------|----------|----------|--------|--| | Mode | WITTETTIOTTIC | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | | Register direct | SHLR.W | Rd | 1 | 1 | 1 | rd | | | 2 | | #### **Notes** Rev. 3.00 Dec 13, 2004 page 174 of 258 ## 2.2.56 (3) SHLR (L) ## SHLR (SHift Logical Right) **Shift Logical** | $\sim$ | | | |--------|------|------| | () | nera | tion | ERd (right logical shift) $\rightarrow ERd$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|-----------|---|-------------------| | _ | _ | _ | _ | 0 | <b>\_</b> | 0 | $\leftrightarrow$ | ## **Assembly-Language Format** SHLR.L ERd H: Previous value remains unchanged. N: Always cleared to 0. **Condition Code** Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Receives the previous value in bit 0. ## **Operand Size** Longword # Description This instruction shifts the bits in a 32-bit register ERd (destination operand) one bit to the right. The least significant bit shifts into the carry flag. The most significant bit (bit 31) is cleared to 0. ## **Available Registers** ERd: ER0 to ER7 ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|---------------|----------|----------|----------|----------|----------|--------| | Mode | Willelilollic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SHLR.L | ERd | 1 1 | 3 0 erd | | | 2 | #### 2.2.57 SLEEP ## SLEEP (SLEEP) Power-Down Mode #### **Operation** Program execution state $\rightarrow$ power-down mode # I UI H U N Z V C #### **Assembly-Language Format** SLEEP Operand Size H: Previous value remains unchanged. Condition Code N: Previous value remains unchanged.Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. ## **Description** When the SLEEP instruction is executed, the CPU enters a power-down state. Its internal state remains unchanged, but the CPU stops executing instructions and waits for an exception-handling request. When it receives an exception-handling request, the CPU exits the power-down state and begins the exception-handling sequence. Interrupt requests other than NMI cannot end the power-down state if they are masked in the CPU. # Available Registers ## Operand Format and Number of States Required for Execution | Addressing<br>Mode | Mnemonic | Operands | | No. of | | | | | | |--------------------|------------|----------|-----|--------|-----|------|----------|----------|--------| | | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | _ | SLEEP | | 0 | 1 | 8 | 0 | | | 2 | #### **Notes** For information about the power-down state, see the relevant microcontroller hardware manual. ## 2.2.58 (1) STC (B) #### **STC (STore from Control register)** Store CCR | $\sim$ | 4 • | | |------------------|-----------|---| | ( ) | peration | n | | $\mathbf{\circ}$ | JUI AUIUI | | $CCR \rightarrow Rd$ ## **Condition Code** I UI H U N Z V C ## **Assembly-Language Format** STC.B CCR, Rd H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. #### **Operand Size** Byte ## **Description** This instruction copies the CCR contents to an 8-bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Format | | No. of | |-----------------|------------|----------|-----|------|-----|---------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | Register direct | STC.B | CCR, Rd | 0 | 2 | 0 | rd | | | 2 | #### 2.2.58 (2) STC (W) #### **STC (STore from Control register)** Store CCR | $\mathbf{a}$ | | 4. | | |--------------|-----|------|---| | U | per | atıc | n | $CCR \rightarrow (EAd)$ | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | | _ | _ | ## **Assembly-Language Format** STC.W CCR, <EAd> H: Previous value remains unchanged. Condition Code N: Previous value remains unchanged.Z: Previous value remains unchanged. V: Previous value remains unchanged. C: Previous value remains unchanged. ## **Operand Size** Word ## Description This instruction copies the CCR contents to a destination location. Although CCR is a byte register, the destination operand is a word operand. The CCR contents are stored at the even address. ## **Available Registers** ERd: ER0 to ER7 # STC (STore from Control register) **Store CCR** | Addressing | | | | | | | | | | Instructi | Instruction Format | | | | | 5 | |--------------------------------------------|----------|-------------------|----------|---|----------|---|----------|---------|----------|-----------|--------------------|----------|----------|----------|-----------|---| | Mode | Mnemonic | Operands | 1st byte | - | 2nd byte | | 3rd byte | 4th | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | Š | | Register<br>indirect | STC.W | CCR, @ERd | 0 | 4 | 0 | 9 | <b>о</b> | 1:erd 0 | 0 | | | | | | | | | Register | STC.W | CCR, @(d:16,ERd) | 0 | 4 | 0 | 9 | Щ | 1 erd 0 | 0 | 6 | disp | | | | | | | displacement | STC.W | CCR,@(d:24,ERd) 0 | 0 | 4 | 0 | ^ | ∞ | 0 erd | 0 | 9<br>9 | 0<br>4 | 0 | | disp | | _ | | Register<br>indirect with<br>pre-decrement | STC.W | CCR,@-ERd | 0 | 4 | 0 | 9 | ۵ | 1 erd | 0 | | | | | | | " | | Absolute | STC.W | CCR,@aa:16 | 0 1 | 4 | 0 | 9 | Δ | 8 | 0 | ю | abs | | | | | | | address | STC.W | CCR,@aa:24 | 0 1 | 4 | 0 | 9 | В | A | 0 | 0 0 | | abs | | | | - | 7.010 ## 2.2.59 (1) SUB (B) ## **SUB** (SUBtract binary) **Subtract Binary** ## **Operation** $Rd - Rs \rightarrow Rd$ # **Assembly-Language Format** SUB.B Rs, Rd ## **Operand Size** Byte #### Condition Code | I | UI | Н | U | N | Z | V | C | |---|----|-----------|---|---|--------------|----------|---------------| | _ | _ | <b>\$</b> | _ | 1 | <b>\( \)</b> | <b>\</b> | $\Rightarrow$ | - H: Set to 1 if there is a borrow at bit 3; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 7; otherwise cleared to 0. ## Description This instruction subtracts the contents of an 8-bit register Rs (source operand) from the contents of an 8-bit register Rd (destination operand) and stores the result in the 8-bit register Rd. ## **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | Instruction | n Format | | No. of | |-----------------|------------|----------|----------|-------------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Register direct | SUB.B | Rs, Rd | 1 8 | rs rd | | | 2 | SUB (B) #### **SUB** (**SUBtract binary**) **Subtract Binary** #### Notes The SUB.B instruction can operate only on general registers. Immediate data can be subtracted from general register contents by using the SUBX instruction. Before executing SUBX #xx:8, Rd, first set the Z flag to 1 and clear the C flag to 0. The following coding examples can also be used to subtract nonzero immediate data #IMM. - (1) ORC #H'05, CCR SUBX #(IMM-1), Rd - (2) ADD #(0-IMM), Rd XORC #H'01, CCR ## 2.2.59 (2) SUB (W) #### **SUB** (**SUBtract** binary) **Subtract Binary** ## **Operation** $Rd - (EAs) \rightarrow Rd$ Condition Code #### **Assembly-Language Format** SUB.W <EAs>, Rd - H: Set to 1 if there is a borrow at bit 11; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 15; otherwise cleared to 0. ## **Operand Size** Word #### **Description** This instruction subtracts a source operand from the contents of a 16-bit register Rd (destination operand) and stores the result in the 16-bit register Rd. ## **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0 to R7, E0 to E7 ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | Ins | tructio | n Format | | No. of | |-----------------|------------|------------|-----|------|-----|---------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st | byte | 2nd | byte | 3rd byte | 4th byte | States | | Immediate | SUB.W | #xx:16, Rd | 7 | 9 | 3 | rd | IM | М | 4 | | Register direct | SUB.W | Rs, Rd | 1 | 9 | rs | rd | | | 2 | ## 2.2.59 (3) SUB (L) ## **SUB** (**SUBtract binary**) **Subtract Binary** ## Operation $ERd - \langle EAs \rangle \rightarrow ERd$ ## **Assembly-Language Format** SUB.L < EAs>, ERd ## **Operand Size** Longword #### **Condition Code** | I | UI | Η | U | N | $\mathbf{Z}$ | V | C | |---|----|---|---|----------|--------------|---|-------------------| | _ | _ | 1 | _ | <b>1</b> | 1 | 1 | $\leftrightarrow$ | - H: Set to 1 if there is a borrow at bit 27; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow at bit 31; otherwise cleared to 0. #### **Description** This instruction subtracts a source operand from the contents of a 32-bit register ERd (destination operand) and stores the result in the 32-bit register ERd. ## **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Onerendo | | | Instruction | n Format | | | No. of | |-----------------|----------|-------------|----------|-------------|-------------|----------|----------|----------|--------| | Mode | whemonic | Operands | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | States | | Immediate | SUB.L | #xx:32, ERd | 7 A | 3 0 erd | | IIV | 1M | | 6 | | Register direct | SUB.L | ERs, ERd | 1 A | 1 ers 0 erd | | | | | 2 | #### 2.2.60 SUBS #### **SUBS (SUBtract with Sign extension)** #### **Subtract Binary Address Data** #### **Operation** $ERd - 1 \rightarrow ERd$ $ERd - 2 \rightarrow ERd$ $ERd - 4 \rightarrow ERd$ ## **Assembly-Language Format** SUBS #1. ERd SUBS #2, ERd SUBS #4, ERd ## **Operand Size** Longword #### **Condition Code** | I | UI | Н | U | N | Z | V | C | |---|----|---|---|---|---|---|---| | _ | _ | _ | _ | _ | _ | _ | _ | H: Previous value remains unchanged. N: Previous value remains unchanged. Z: Previous value remains unchanged.V: Previous value remains unchanged. C: Previous value remains unchanged. ## **Description** This instruction subtracts the immediate value 1, 2, or 4 from the contents of a 32-bit register ERd (destination register). Differing from the SUB instruction, it does not affect the condition-code flags. ## **Available Registers** ERd: ER0 to ER7 # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | | In | structio | n Format | | No. of | |-----------------|------------|----------|-------|------|-----|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st l | byte | 2nd | d byte | 3rd byte | 4th byte | States | | Register direct | SUBS | #1, ERd | 1 | В | 0 | 0 erd | | | 2 | | Register direct | SUBS | #2, ERd | 1 | В | 8 | 0 erd | | | 2 | | Register direct | SUBS | #4, ERd | 1 | В | 9 | 0 erd | | | 2 | #### 2.2.61 SUBX ## SUBX (SUBtract with eXtend carry) Subtract with Borrow ## **Operation** $Rd - (EAs) - C \rightarrow Rd$ ## **Assembly-Language Format** SUBX <EAs>, Rd ## **Operand Size** Byte #### **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|----------|---|-----------|---|-----------|-------------------| | _ | _ | <b>\</b> | _ | <b>\$</b> | 1 | <b>\$</b> | $\leftrightarrow$ | - H: Set to 1 if there is a borrow from bit 3; otherwise cleared to 0. - N: Set to 1 if the result is negative; otherwise cleared to 0. - Z: Set to 1 if the result is zero; otherwise cleared to 0. - V: Set to 1 if an overflow occurs; otherwise cleared to 0. - C: Set to 1 if there is a borrow from bit 7; otherwise cleared to 0. #### **Description** This instruction subtracts the source operand and carry flag from the contents of an 8-bit register Rd (destination operand) and stores the result in the 8-bit register Rd. # **Available Registers** Rd: R0L to R7L, R0H to R7H ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | | |-----------------|------------|-----------|----------|--------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | | 2nd byte | 3rd byte | 4th byte | States | | Immediate | SUBX | #xx:8, Rd | В | rd | IMM | | | 2 | | Register direct | SUBX | Rs, Rd | 1 E | | rs rd | | | 2 | #### 2.2.62 TRAPA #### TRAPA (TRAP Always) #### **Trap Unconditionally** V: Previous value remains unchanged.C: Previous value remains unchanged. | Operation | <b>Condition Code</b> | |---------------------------------|-------------------------------------------------------| | $PC \rightarrow @-SP$ | I UI H U N Z V | | $CCR \rightarrow @-SP$ | $1 \Delta^{*1} - $ | | $<$ Vector $> \rightarrow PC$ | | | | I: Always set to 1. | | <b>Assembly-Language Format</b> | U: See notes. | | TRAPA #x:2 | H: Previous value remains unchanged. | | IRAPA #X.2 | N: Previous value remains unchanged. | | 018' | Z: Previous value remains unchanged. | | Operand Size | V. Dravious value remains unchanged | #### **Description** This instruction pushes the program counter (PC) and condition-code register (CCR) on the stack, then sets the I bit to 1 and branches to a new address. The new address is the contents of the vector address corresponding to the specified vector number. The PC value pushed on the stack is the starting address of the next instruction after the TRAPA instruction. | #x | Vector Address | | | | | | | | | | |----|------------------|----------------------|--|--|--|--|--|--|--|--| | #X | Normal Mode | Advanced Mode | | | | | | | | | | 0 | H'0010 to H'0011 | H'000020 to H'000023 | | | | | | | | | | 1 | H'0012 to H'0013 | H'000024 to H'000027 | | | | | | | | | | 2 | H'0014 to H'0015 | H'000028 to H'00002B | | | | | | | | | | 3 | H'0016 to H'0017 | H'00002C to H'00002F | | | | | | | | | ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | Instruction Format | | | | | | | | | |-----------------|---------------|----------|--------------------|------|----------|----------|----------|--------|--|--|--| | Mode | Willelliollic | Operanus | 1st | byte | 2nd byte | 3rd byte | 4th byte | States | | | | | Register direct | TRAPA | #x:2 | 5 | 7 | 00 IMM 0 | | | 14 | | | | - 1. CCR bit 6 is set to 1 when used as an interrupt mask bit, but retains its previous value when used as a user bit. - 2. The stack and vector structure differ between normal mode and advanced mode. ## 2.2.63 (1) XOR (B) ## XOR (eXclusive OR logical) ## **Exclusive Logical OR** ## Operation $Rd \oplus (EAs) \rightarrow Rd$ # I UI H U N Z V C #### **Assembly-Language Format** XOR.B <EAs>, Rd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. ## **Operand Size** Byte ## Description This instruction exclusively ORs the source operand with the contents of an 8-bit register Rd (destination register) and stores the result in the 8-bit register Rd. ## **Available Registers** Rd: R0L to R7L, R0H to R7H Rs: R0L to R7L, R0H to R7H ## Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | |-----------------|------------|-----------|----------|----------|----------|----------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte | 4th byte | States | | Immediate | XOR.B | #xx:8, Rd | D rd | IMM | | | 2 | | Register direct | XOR.B | Rs, Rd | 1 5 | rs rd | | | 2 | ## 2.2.63 (2) XOR (W) ## XOR (eXclusive OR logical) **Exclusive Logical OR** #### **Operation** $Rd \oplus (EAs) \rightarrow Rd$ ## **Condition Code** | I | UI | Η | U | N | Z | V | C | |---|----|---|---|---|----------|---|---| | _ | _ | _ | _ | 1 | <b>1</b> | 0 | _ | #### **Assembly-Language Format** XOR.W <EAs>, Rd H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. C: Previous value remains unchanged. ## **Operand Size** Word ## Description This instruction exclusively ORs the source operand with the contents of a 16-bit register Rd (destination register) and stores the result in the 16-bit register Rd. ## **Available Registers** Rd: R0 to R7, E0 to E7 Rs: R0 to R7, E0 to E7 ## **Operand Format and Number of States Required for Execution** | Addressing | Mnemonic | Operands | | No. of | | | |-----------------|------------|------------|----------|----------|-------------------|--------| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte 4th byte | States | | Immediate | XOR.W | #xx:16, Rd | 7 9 | 5 rd | IMM | 4 | | Register direct | XOR.W | Rs, Rd | 6 5 | rs rd | | 2 | ## 2.2.63 (3) XOR (L) ## XOR (eXclusive OR logical) ## **Exclusive Logical OR** #### **Operation** $ERd \oplus (EAs) \rightarrow ERd$ # I UI H U N Z V C #### **Assembly-Language Format** XOR.L <EAs>, ERd # H: Previous value remains unchanged. N: Set to 1 if the result is negative; otherwise cleared to 0. Z: Set to 1 if the result is zero; otherwise cleared to 0. V: Always cleared to 0. **Condition Code** C: Previous value remains unchanged. ## **Operand Size** Longword ## Description This instruction exclusively ORs the source operand with the contents of a 32-bit register ERd (destination register) and stores the result in the 32-bit register ERd. ## **Available Registers** ERd: ER0 to ER7 ERs: ER0 to ER7 ## **Operand Format and Number of States Required for Execution** | Addressing <sub>M</sub> | Mnemonic | Operands | | Instruction Format | | | | | | | | | | |-------------------------|------------|-------------|-----|--------------------|---|----------|---|-----------------|-------------|----------|-------------------|---|--| | Mode | Willemonic | Operanus | 1st | 1st byte | | 2nd byte | | 3rd byte 4th by | | 5th byte | 5th byte 6th byte | | | | Immediate | XOR.L | #xx:32, ERd | 7 | Α | 5 | 0 erd | | IMM | | | | 6 | | | Register direct | XOR.L | ERs, ERd | 0 | 1 | F | 0 | 6 | 5 | 0 ers 0 erd | | | 4 | | #### 2.2.64 XORC ## **XORC** (eXclusive OR Control register) #### **Exclusive Logical OR with CCR** | Operation | Condition Code | |------------------------------------|------------------------------------------------------------------------------------------------------------------------| | $CCR \oplus \#IMM \rightarrow CCR$ | I UI H U N Z V C | | | | | Assembly-Language Format | I: Stores the corresponding bit of the result. | | XORC #xx:8, CCR | <ul><li>UI: Stores the corresponding bit of the result</li><li>H: Stores the corresponding bit of the result</li></ul> | | | U: Stores the corresponding bit of the result. | | | N: Stores the corresponding bit of the result. | | Operand Size | Z: Stores the corresponding bit of the result. | | Byte | V: Stores the corresponding bit of the result. | | Бук | C: Stores the corresponding bit of the result. | ## **Description** This instruction exclusively ORs the contents of the condition-code register (CCR) with immediate data and stores the result in the condition-code register. No interrupt requests, including NMI, are accepted immediately after execution of this instruction. # Operand Format and Number of States Required for Execution | Addressing | Mnemonic | Operands | | No. of | | | | | |------------|------------|------------|----------|----------|-------------------|--|--------|--| | Mode | Willemonic | Operanus | 1st byte | 2nd byte | 3rd byte 4th byte | | States | | | Immediate | XORC | #xx:8, CCR | 0 5 | IMM | | | 2 | | # 2.3 Instruction Set Summary **Table 2.1** Instruction Set Summary | | | | | | | ı | Addre | ssing | Modes | 3 | | | | | |------------------|-------------------------------------|-----|-----|------|-------------|-------------|-------------|-------|--------|--------|-----------|------------|---------|----| | Function | Instruction | xx# | Rn | @ERn | @(d:16,ERn) | @(d:24,ERn) | @ERn+/@-ERn | @aa:8 | @aa:16 | @aa:24 | @(d:8,PC) | @(d:16,PC) | @ @aa:8 | ı | | Data | MOV | BWL | BWL | BWL | BWL | BWL | BWL | В | BWL | BWL | _ | _ | _ | _ | | transfer | POP, PUSH | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | WL | | | MOVFPE,<br>MOVTPE | _ | _ | _ | _ | _ | _ | _ | В | | _ | _ | _ | _ | | Arithmetic | ADD, CMP | BWL | BWL | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | | operations | SUB | WL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ADDX,<br>SUBX | В | В | _ | _ | _ | _ | | _ | _ | - | _ | _ | _ | | | ADDS,<br>SUBS | _ | L | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | | | INC, DEC | _ | BWL | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | | | DAA, DAS | _ | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | MULXU,<br>DIVXU,<br>MULXS,<br>DIVXS | _ | BW | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | NEG | _ | BWL | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | | | EXTU, EXTS | _ | WL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Logic operations | AND, OR,<br>XOR | BWL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | NOT | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Shift operation | ons | _ | BWL | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | Bit manipulat | ion | _ | В | В | _ | _ | _ | В | _ | _ | _ | _ | _ | _ | | | | | Addressing Modes | | | | | | | | | | | | | |----------------|-------------------------|-----|------------------|------|-------------|-------------|-------------|-------|--------|--------|-----------|------------|---------|---|--| | Function | Instruction | xx# | Rn | @ERn | @(d:16,ERn) | @(d:24,ERn) | @ERn+/@-ERn | @aa:8 | @aa:16 | @aa:24 | @(d:8,PC) | @(d:16,PC) | @ @aa:8 | I | | | Branch | Bcc, BSR | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | 0 | _ | _ | | | | JMP, JSR | _ | _ | 0 | _ | _ | _ | _ | _ | 0 | _ | _ | 0 | _ | | | | RTS | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | System control | TRAPA,<br>RTE,<br>SLEEP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | | LDC | В | В | W | W | W | W | _ | W | W | _ | _ | _ | _ | | | | STC | _ | В | W | W | W | W | _ | W | W | _ | _ | _ | _ | | | | ANDC,<br>ORC,<br>XORC | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | NOP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | Block data tra | ansfer | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | В | | Legend: B: Byte W: Word L: Longword ## **Table 2.2** Instruction Set # (1) Data Transfer Instructions | | | | In | | | ssi<br>ion | _ | | | | | | c | on | diti | on ( | Cod | le | No. of | States | |-----|------------------------|------|-----|----|------|------------|-------------|-----|---------|------|---|---------------------------|---|----------|------|----------|-----|----------|--------|---------------| | | Mnemonic | Size | *xx | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @@aa | 1 | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | MOV | MOV.B #xx:8,Rd | В | 2 | | | | | | | | | #xx:8→Rd8 | - | _ | 1 | <b>1</b> | 0 | _ | 2 | 2 | | | MOV.B Rs,Rd | В | | 2 | | | | | | | | Rs8→Rd8 | _ | _ | 1 | 1 | 0 | _ | 2 | 2 | | | MOV.B @ERs,Rd | В | | | 2 | | | | | | | @ERs→Rd8 | - | _ | 1 | 1 | 0 | _ | 4 | 4 | | | MOV.B @(d:16, ERs), Rd | В | | | | 4 | | | | | | @(d:16,ERs)→Rd8 | _ | _ | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.B @(d:24,ERs),Rd | В | | | | 8 | | | | | | @(d24:,ERs24)→Rd8 | - | _ | 1 | 1 | 0 | _ | 10 | 10 | | | MOV.B @ERs+,Rd | В | | | | | 2 | | | | | @ERs→Rd8,ERs32+1→ERs32 | - | _ | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.B @aa:8,Rd | В | | | | | | 2 | | l | | @aa:8→Rd8 | F | <u> </u> | 1 | 1 | 0 | <u> </u> | 4 | 4 | | | MOV.B @aa:16,Rd | В | | | | | | 4 | | | | @aa:16→Rd8 | - | - | 1 | <b>1</b> | 0 | <u> </u> | 6 | 6 | | | MOV.B @aa:24,Rd | В | | | | | | 6 | | | | @aa:24→Rd8 | - | _ | 1 | 1 | 0 | _ | 8 | 8 | | | MOV.B Rs,@ERd | В | | | 2 | | | | | | | Rs8→@ERd24 | - | _ | 1 | <b>1</b> | 0 | _ | 4 | 4 | | | MOV.B Rs,@(d:16,ERd) | В | | | | 4 | | | | | | Rd8→@(d:16,ERd) | _ | _ | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.B Rs,@(d:24,ERd) | В | | | | 8 | | | | | | Rd8→@(d:24,ERd) | _ | _ | 1 | 1 | 0 | _ | 10 | 10 | | | MOV.B Rs,@-ERd | В | | | | | 2 | | | | | ERd32-1→ERd32,Rs8→@ERd | _ | _ | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.B Rs,@aa:8 | В | | | | | | 2 | | | | Rs8→@aa:8 | _ | _ | 1 | 1 | 0 | _ | 4 | 4 | | | MOV.B Rs,@aa:16 | В | | | | | | 4 | | | T | Rs8→@aa:16 | _ | _ | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.B Rs,@aa:24 | В | | | | | | 6 | | | | Rs8→@aa:24 | _ | _ | 1 | 1 | 0 | _ | 8 | 8 | | | MOV.W #xx:16,Rd | W | 4 | | | | | | | | | #xx:16→Rd16 | _ | _ | 1 | 1 | 0 | _ | 4 | 4 | | | MOV.W Rs,Rd | W | | 2 | | | | | | | T | Rs16→Rd16 | _ | _ | 1 | 1 | 0 | _ | 2 | 2 | | | MOV.W @ERs,Rd | W | | | 2 | | | | | | | @ERs24→Rd16 | _ | _ | 1 | 1 | 0 | _ | 4 | 4 | | | MOV.W @(d:16,ERs),Rd | W | | | | 4 | | | | | T | @(d:16,ERs)→Rd16 | _ | _ | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.W @(d:24,ERs),Rd | W | | | | 8 | | | | r | T | @(d:24,ERs)→Rd16 | 1 | F | 1 | <b>1</b> | 0 | _ | 10 | 10 | | | MOV.W @ERs+,Rd | W | | | | | 2 | | | | | @ERs→Rd16,ERs32+2→@ERd | F | _ | 1 | <b>1</b> | 0 | _ | 6 | 6 | | | MOV.W @aa:16,Rd | W | | | | | | 4 | | | 1 | @aa:16→Rd16 | 1 | _ | 1 | <b>1</b> | 0 | _ | 6 | 6 | | | MOV.W @aa:24,Rd | W | | | | | | 6 | | | | @aa:24→Rd16 | F | _ | 1 | <b>1</b> | 0 | _ | 8 | 8 | | | MOV.W Rs,@ERd | W | | | 2 | | | | | F | Ť | Rs16→@ERd | ┢ | _ | 1 | <b>1</b> | 0 | _ | 4 | 4 | | | MOV.W Rs,@(d:16,ERd) | W | | | | 4 | | | | | | Rs16→@(d:16,ERd) | - | _ | 1 | <b>1</b> | 0 | _ | 6 | 6 | | | MOV.W Rs,@(d:24,ERd) | W | | | | 8 | | | | F | Ť | Rs16→@(d:24,ERd) | ┢ | _ | 1 | <b>1</b> | 0 | _ | 8 | 10 | | | MOV.W Rs,@-ERd | W | | | | | 2 | | | | | ERd32-2→ERd32,Rs16→@ERd24 | - | _ | 1 | <b>1</b> | 0 | _ | 6 | 6 | | | MOV.W Rs,@aa:16 | w | | | | | | 4 | | | T | Rs16→@aa:16 | - | <u> </u> | 1 | 1 | 0 | _ | 6 | 6 | | | MOV.W Rs,@aa:24 | W | | | | | | 6 | | | T | Rs16→@aa:24 | + | _ | 1 | <b>1</b> | 0 | _ | 8 | 8 | | | MOV.L #xx:32,ERd | L | 6 | | | | | | | | | #xx:32→ERd32 | _ | _ | 1 | <b>1</b> | 0 | _ | 8 | 6 | | | MOV.L ERs,ERd | L | | 2 | | | | | | F | 1 | ERs32→ERd32 | t | _ | 1 | <b>1</b> | 0 | _ | 2 | 2 | | | MOV.L @ERs,ERd | L | | | 4 | | | | | | + | @ERs→ERd32 | t | <u> </u> | 1 | <b>1</b> | 0 | | 8 | 8 | | | | | Ir | | | ssi<br>ion | | | | | | | c | on | ditie | on | Cod | de | No. of | States | |--------|-----------------------|------|-----|----|------|------------|-------------|-----|---------|--------|---|----------------------------------------|---|----|----------|----------|-----|----|--------|---------------| | | Mnemonic | Size | xx# | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @ @ aa | ı | Operation | 1 | н | N | z | v | С | Normal | Ad-<br>vanced | | MOV | MOV.L @(d:16,ERs),ERd | L | | | | 6 | | | | | | @(d:16,ERs)→ERd32 | | - | <b>1</b> | <b>1</b> | 0 | _ | 10 | 10 | | | MOV.L @(d:24,ERs),ERd | L | | | | 10 | | | | | | @(d:24,ERs)→ERd32 | _ | _ | 1 | 1 | 0 | _ | 14 | 14 | | | MOV.L @ERs+,ERd | L | | | | | 4 | | | | | ERs→ERd32,ERs32+4→@ERs32 | _ | _ | 1 | 1 | 0 | _ | 10 | 10 | | | MOV.L @aa:16,ERd | L | | | | | | 6 | | | | @aa:16→ERd32 | _ | _ | 1 | 1 | 0 | _ | 10 | 10 | | | MOV.L @aa:24,ERd | L | | | | | | 8 | | | | @aa:24→ERd32 | _ | _ | 1 | 1 | 0 | _ | 12 | 12 | | | MOV.L ERs,@ERd | L | | | 4 | | | | | | | ERs32→@ERd24 | _ | _ | <b>1</b> | 1 | 0 | _ | 8 | 8 | | | MOV.L ERs,@(d:16,ERd) | L | | | | 6 | | | | | | ERs32→@(d:16,ERd) | _ | _ | <b>1</b> | 1 | 0 | _ | 10 | 10 | | | MOV.L ERs,@(d:24,ERd) | L | | | | 10 | | | | | | ERs32→@(d:24,ERd) | _ | _ | <b>1</b> | 1 | 0 | _ | 14 | 14 | | | MOV.L ERs,@-ERd | L | | | | | 4 | | | | | ERd32-4→ERd32,ERs32→@ERd | _ | _ | 1 | \$ | 0 | _ | 10 | 10 | | | MOV.L ERs,@aa:16 | L | | | | | | 6 | | | | ERs32→@aa:16 | _ | _ | 1 | \$ | 0 | _ | 10 | 10 | | | MOV.L ERs,@aa:24 | L | | | | | | 8 | | | | ERs32→@aa:24 | _ | _ | 1 | \$ | 0 | _ | 12 | 12 | | POP | POP.W Rn | W | | | | | | | | | 2 | @SP→Rn16,SP+2→SP | - | _ | <b>1</b> | \$ | 0 | _ | 6 | 6 | | | POP.L ERn | L | | | | | | | | | 4 | @SP→ERn32,SP+4→SP | _ | _ | 1 | \$ | 0 | _ | 8 | 10 | | PUSH | PUSH.W Rn | W | | | | | | | | | 2 | SP-2→SP,Rn16→@SP | _ | - | 1 | 1 | 0 | _ | 6 | 6 | | | PUSH.L ERn | L | | | | | | | | | 4 | SP-4→SP,ERn32→@SP | _ | _ | 1 | 1 | 0 | _ | 8 | 10 | | MOVFPE | MOVFPE@aa:16,Rd | В | | | | | | 4 | | | | @aa:16→Rd (synchronized with E clock) | | - | <b>1</b> | \$ | 0 | _ | (6) | (6) | | MOVTPE | MOVTPE Rs,@aa:16 | В | | | | | | 4 | | | | Rs→@aa:16 (synchronized with E clock)R | | _ | <b>1</b> | <b>1</b> | 0 | _ | (6) | (6) | # (2) Arithmetic Operation Instructions | | | | In | | dre<br>uct | | _ | | | | | | c | one | diti | on ( | Coc | le | No. of | States | |------|------------------|------|----------|----|------------|----------|-------------|-----|---------|--------|---|-------------------------|----------|----------|----------|----------|----------|----------|--------|-----------------| | | Mnemonic | Size | xx# | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @ @ aa | ı | Operation | ı | н | N | z | v | С | Normal | Ad-<br>I vanced | | ADD | ADD.B #xx:8,Rd | В | 2 | | | | | | | | | Rd8+#xx:8→Rd8 | - | \$ | \$ | 1 | \$ | \$ | 2 | 2 | | | ADD.B Rs,Rd | В | | 2 | | | | | | | | Rd8+Rs8→Rd8 | - | \$ | 1 | <b>1</b> | <b>1</b> | <b>1</b> | 2 | 2 | | | ADD.W #xx:16,Rd | W | 4 | | | | | | | | | Rd16+#xx:16→Rd16 | - | (1) | \$ | <b>1</b> | \$ | \$ | 4 | 4 | | | ADD.W Rs,Rd | W | | 2 | | | | | | | | Rd16+Rs16→Rd16 | _ | (1) | \$ | <b>1</b> | \$ | \$ | 2 | 2 | | | ADD.L #xx:32,ERd | L | 6 | | | | | | | | | ERd32+#xx:32→ERd32 | _ | (2) | 1 | 1 | <b>1</b> | <b>1</b> | 6 | 6 | | | ADD.L ERs,ERd | L | | 2 | | | | | | | | ERd32+ERs32→ERd32 | _ | (2) | \$ | 1 | \$ | \$ | 2 | 2 | | ADDX | ADDX #xx:8,Rd | В | 2 | | | | | | | | | Rd8+#xx:8+C→Rd8 | _ | \$ | \$ | (3) | \$ | \$ | 2 | 2 | | | ADDX Rs,Rd | В | | 2 | | | | | | | | Rd8+Rs8+C→Rd8 | - | 1 | 1 | (3) | <b>1</b> | <b>1</b> | 2 | 2 | | ADDS | ADDS.L #1,ERd | L | | 2 | | | | | | | | ERd32+1→ERd32 | - | _ | _ | _ | _ | _ | 2 | 2 | | | ADDS.L #2,ERd | L | | 2 | | | | | | | | ERd32+2→ERd32 | - | <u> </u> | _ | - | _ | _ | 2 | 2 | | | ADDS.L #4,ERd | L | | 2 | | | | | | | | ERd32+4→ERd32 | - | _ | _ | _ | _ | _ | 2 | 2 | | INC | INC.B Rd | В | | 2 | | | | | | | | Rd8+1→Rd8 | - | _ | <b>1</b> | 1 | <b>1</b> | _ | 2 | 2 | | | INC.W #1,Rd | W | | 2 | | | | | | | | Rd16+1→Rd16 | _ | _ | <b>1</b> | <b>1</b> | <b>1</b> | _ | 2 | 2 | | | INC.W #2,Rd | W | | 2 | | | | | | | | Rd16+2→Rd16 | _ | _ | \$ | 1 | <b>1</b> | _ | 2 | 2 | | | INC.L #1,ERd | L | | 2 | | | | | | | | ERd32+1→ERd32 | <b> </b> | _ | <b>1</b> | <b>1</b> | <b>1</b> | _ | 2 | 2 | | | INC.L #2,ERd | L | | 2 | | | | | | | | ERd32+2→ERd32 | _ | _ | \$ | 1 | <b>1</b> | _ | 2 | 2 | | DAA | DAA Rd | В | | 2 | | | | | | | | Rd8 decimal adjust →Rd8 | _ | * | <b>1</b> | 1 | * | <b>1</b> | 2 | 2 | | SUB | SUB.B Rs,Rd | В | | 2 | | | | | | | | Rd8–Rs8→Rd8 | <b> </b> | 1 | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | 2 | 2 | | | SUB.W #xx:16,Rd | W | 4 | | | | | | | | | Rd16-#xx:16→Rd16 | _ | (1) | <b>1</b> | 1 | <b>1</b> | <b>1</b> | 4 | 4 | | | SUB.W Rs,Rd | W | | 2 | | | | | | | | Rd16-Rs16→Rd16 | <u> </u> | (1) | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | 2 | 2 | | | SUB.L #xx:32,ERd | L | 6 | | | | | | | | | ERd32-#xx:32→ERd32 | <b> </b> | (2) | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | 6 | 6 | | | SUB.L ERs,ERd | L | | 2 | | | | | | | | ERd32–ERs32→ERd32 | _ | (2) | <b>1</b> | 1 | <b>1</b> | <b>1</b> | 2 | 2 | | SUBX | SUBX.B #xx:8,Rd | В | 2 | | | | | | | | | Rd8-#xx:8-C→Rd8 | <u> </u> | 1 | <b>1</b> | (3) | <b>1</b> | <b>1</b> | 2 | 2 | | | SUBX.B Rs,Rd | В | | 2 | | | | | | | | Rd8–Rs8–C→Rd8 | <u> </u> | 1 | <b>1</b> | (3) | <b>1</b> | <b>1</b> | 2 | 2 | | SUBS | SUBS.L #1,ERd | L | | 2 | | | | | | | | Erd32–1→ERd32 | 1_ | <u> </u> | _ | <u> </u> | _ | _ | 2 | 2 | | | SUBS.L #2,ERd | L | | 2 | | | | | | | | ERd32–2→ERd32 | - | _ | _ | _ | _ | _ | 2 | 2 | | | SUBS.L #4,ERd | L | | 2 | | | | | | | | ERd32–4→ERd32 | 1_ | <u> </u> | _ | <u> </u> | _ | _ | 2 | 2 | | DEC | DEC.B Rd | В | | 2 | | | | | | | | Rd8–1→Rd8 | 1_ | <u> </u> | 1 | 1 | 1 | | 2 | 2 | | | DEC.W #1,Rd | W | | 2 | | | | | | | | Rd16–1→Rd16 | 1_ | <u> </u> | <b>1</b> | 1 | <b>1</b> | _ | 2 | 2 | | | DEC.W #2,Rd | W | $\vdash$ | 2 | | | | - | | | | Rd16–2→Rd16 | 1_ | <u> </u> | 1 | 1 | 1 | _ | 2 | 2 | | | DEC.L #1,ERd | L | T | 2 | | | | - | | | | ERd32–1→ERd32 | 1_ | <u> </u> | 1 | <b>1</b> | <b>1</b> | | 2 | 2 | | | DEC.L #2,ERd | L | | 2 | | | | | | | | ERd32-2→ERd32 | <u> </u> | <u> </u> | <b>1</b> | <b>1</b> | <b>1</b> | _ | 2 | 2 | | DAS | DAS Rd | В | $\vdash$ | 2 | | | | | | | | Rd8 decimal adjust →Rd8 | <u> </u> | * | <b>1</b> | <b>1</b> | * | | 2 | 2 | | | | | In | | dre<br>uct | | | | | | d<br>:es) | ) | | С | one | ditio | on | Coc | le | No. of | States | |-------|------------------|------|-----|----|------------|----------|-------------|-----|---------|-----|-----------|---|----------------------------------------------------------------------------------------------------------------------------------------------|---|----------|----------|----------|-----|----------|--------|---------------| | | Mnemonic | Size | #xx | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | 000 | ) | I | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | NEG | NEG.B Rd | В | | 2 | | | | | | | | | 0–Rd8→Rd8 | _ | <b>1</b> | <b>1</b> | 1 | 1 | <b>1</b> | 2 | 2 | | | NEG.W Rd | W | | 2 | | | | | | | | | 0–Rd16→Rd16 | _ | <b>1</b> | <b>1</b> | \$ | 1 | \$ | 2 | 2 | | | NEG.L ERd | L | | 2 | | | | | | | | | 0-ERd32-ERd32 | _ | <b>1</b> | <b>1</b> | 1 | 1 | <b>1</b> | 2 | 2 | | CMP | CMP.B #xx:8,Rd | В | 2 | | | | | | | | | | Rd8-#xx:8 | _ | <b>1</b> | <b>1</b> | 1 | 1 | <b>1</b> | 2 | 2 | | | CMP.B Rs,Rd | В | | 2 | | | | | | | | | Rd8-Rs8 | _ | <b>1</b> | <b>1</b> | \$ | 1 | \$ | 2 | 2 | | | CMP.W #xx:16,Rd | W | 4 | | | | | | | | | | Rd16-#xx:16 | _ | (1) | <b>1</b> | 1 | 1 | <b>1</b> | 4 | 4 | | | CMP.W Rs,Rd | W | | 2 | | | | | | | | | Rd16-Rs16 | _ | (1) | <b>1</b> | 1 | 1 | <b>1</b> | 2 | 2 | | | CMP.L #xx:32,ERd | L | 6 | | | | | | | | | | ERd32-#xx:32 | _ | (2) | 1 | \$ | 1 | 1 | 4 | 6 | | | CMP.L ERs,ERd | L | | 2 | | | | | | | | | ERd32-ERs32 | _ | (2) | <b>1</b> | 1 | 1 | <b>1</b> | 2 | 2 | | MULXU | MULXU.B Rs,Rd | В | | 2 | | | | | | | | | Rd8 × Rs8→Rd16<br>(unsigned operation) | _ | _ | _ | _ | _ | _ | 14 | 14 | | | MULXU.W Rs,ERd | W | | 2 | | | | | | | | | Rd16 × Rs16→ERd32<br>(unsigned operation) | _ | _ | _ | - | _ | | 22 | 22 | | MULXS | MULXS.B Rs,Rd | В | | 4 | | | | | | | | | $Rd8 \times Rs8 \rightarrow Rd16$ (signed operation) | _ | _ | 1 | 1 | _ | - | 16 | 16 | | | MULXS.W Rs,ERd | W | | 4 | | | | | | | | | $Rd16 \times Rs16 \rightarrow ERd32$ (signed operation) | _ | _ | <b>1</b> | 1 | _ | _ | 24 | 24 | | DIVXU | DIVXU.B Rs,Rd | В | | 2 | | | | | | | | | $\label{eq:Rd16} \mbox{Rd16} \div \mbox{Rs8} \rightarrow \mbox{Rd16} \mbox{ (RdH: remainder,} \\ \mbox{RdL: quotient) (unsigned operation)}$ | _ | _ | (6) | (7) | _ | | 14 | 14 | | | DIVXU.W Rs,ERd | W | | 2 | | | | | | | | | ERd32 ÷ Rs16 → ERd32<br>(Ed: remainder, Rd: quotient) (unsigned operation) | | | (6) | (7) | _ | _ | 22 | 22 | | DIVXS | DIVXS.B Rs,Rd | В | | 4 | | | | | | | | | $\label{eq:Rd16} \mbox{Rd16} \div \mbox{Rs8} \rightarrow \mbox{Rd16} \mbox{ (RdH: remainder,} \\ \mbox{RdL: quotient) (signed operation)}$ | _ | _ | (8) | (7) | _ | _ | 16 | 16 | | | DIVXS.W Rs,ERd | W | | 4 | | | | | | | | | ERd32 ÷ Rs16 → ERd32<br>(Ed: remainder, Rd: quotient) (signed operation) | _ | _ | (8) | (7) | _ | - | 24 | 24 | | EXTU | EXTU.W Rd | W | | 2 | | | | | l | T | | | 0 → ( <bits 15="" 8="" to=""> of Rd16)</bits> | _ | _ | 0 | 1 | 0 | _ | 2 | 2 | | | EXTU.L ERd | L | | 2 | | | | | l | T | | | 0 → ( <bits 16="" 31="" to=""> of ERd32)</bits> | _ | _ | 0 | 1 | 0 | _ | 2 | 2 | | EXTS | EXTS.W Rd | W | | 2 | | | | | | | | | ( <bit 7=""> of Rd16) <math>\rightarrow</math> (<bits 15="" 8="" to=""> of Rd16)</bits></bit> | _ | _ | 1 | 1 | 0 | _ | 2 | 2 | | | EXTS.L ERd | L | | 2 | | | | | | | | | ( <bit 15=""> of ERd32) <math>\rightarrow</math> (<bits 16="" 31="" to=""> of ERd32)</bits></bit> | _ | _ | \$ | <b>1</b> | 0 | _ | 2 | 2 | # (3) Logic Operation Instructions | | | | I | Add<br>stru | | | _ | | | | | | С | one | ditio | on ( | Coc | le | No. of | States | |-----|------------------|------|-----|-------------|------|----------|-------------|-----|---------|-------|---|----------------------|----------|-----|----------|----------|-----|----------|--------|---------------| | | Mnemonic | Size | xx# | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @ @aa | ı | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | AND | AND.B #xx:8,Rd | В | 2 | | | | | | | | | Rd8 ∧ #xx:8→Rd8 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | AND.B Rs,Rd | В | | 2 | | | | | | | | Rd8 ∧ Rs8→Rd8 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | AND.W #xx:16,Rd | W | 4 | | | | | | | | | Rd16 ∧ #xx:16→Rd16 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | 4 | | | AND.W Rs,Rd | W | | 2 | | | | | | | | Rd16 ∧ Rs16→Rd16 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | AND.L #xx:32,ERd | L | 6 | | | | | | | | | ERd32 ∧ #xx:32→ERd32 | _ | _ | 1 | 1 | 0 | _ | 6 | 6 | | | AND.L ERs,ERd | L | | 4 | | | | | | | | ERd32 ∧ ERs32→ERd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | 4 | | OR | OR.B #xx:8,Rd | В | 2 | | | | | | | | | Rd8 ∨ #xx:8→Rd8 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | OR.B Rs,Rd | В | | 2 | | | | | | | | Rd8 ∨ Rs8→Rd8 | - | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | OR.W #xx:16,Rd | W | 4 | | | | | | | | | Rd16 ∨ #xx:16→Rd16 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | 4 | | | OR.W Rs,Rd | W | | 2 | | | | | | | | Rd16 ∨ Rs16→Rd16 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | OR.L #xx:32,ERd | L | 6 | | | | | | | | | ERd32 ∨ #xx:32→ERd32 | - | _ | <b>1</b> | <b>1</b> | 0 | _ | 6 | 6 | | | OR.L ERs,ERd | L | | 4 | | | | | | | | ERd32 ∨ ERs32→ERd32 | _ | _ | 1 | 1 | 0 | _ | 4 | 4 | | XOR | XOR.B #xx:8,Rd | В | 2 | | | | | | | | | Rd8⊕#xx:8→Rd8 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | XOR.B Rs,Rd | В | | 2 | | | | | | | | Rd8⊕Rs8→Rd8 | _ | _ | 1 | 1 | 0 | _ | 2 | 2 | | | XOR.W #xx:16,Rd | W | 4 | | | | | | | | | Rd16⊕#xx:16→Rd16 | _ | _ | 1 | 1 | 0 | _ | 4 | 4 | | | XOR.W Rs,Rd | W | | 2 | | | | | | | | Rd16⊕Rs16→Rd16 | _ | _ | 1 | 1 | 0 | _ | 2 | 2 | | | XOR.L #xx:32,ERd | L | 6 | | | | | | | | | ERd32⊕#xx:32→ERd32 | <u> </u> | _ | <b>1</b> | <b>1</b> | 0 | <u> </u> | 6 | 6 | | | XOR.L ERs,ERd | L | | 4 | | | | | | | | ERd32⊕ERs32→ERd32 | - | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | 4 | | NOT | NOT.B Rd | В | | 2 | | | | | | | | ¬Rd8→Rd8 | <u> </u> | _ | <b>1</b> | <b>1</b> | 0 | <u> </u> | 2 | 2 | | | NOT.W Rd | W | | 2 | | | | | | | | ¬Rd16→Rd16 | <u> </u> | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | | NOT.L ERd | L | | 2 | | | | | | | | ¬Rd32→Rd32 | <u> </u> | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | # (4) Shift Instructions | | | | | | dre: | | | | | | | | | c | Con | diti | on | Cod | le | No. of | States | |-------|-------------|------|-----|----|------|----------|-------------|-----|---------|---------|-------|---|-------------|---|-----|------|----|-----|----------|--------|---------------| | | Mnemonic | Size | #xx | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | (- :-)0 | @ @aa | _ | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | SHAL | SHAL.B Rd | В | | 2 | | | | | | | | | | - | - | 1 | 1 | 1 | 1 | 2 | 2 | | | SHAL.W Rd | W | | 2 | | | | | | | | | C MSB ← LSB | | | 1 | 1 | 1 | <b>1</b> | 2 | 2 | | | SHAL.L ERd | L | | 2 | | | | | | | | | 205 | | _ | 1 | 1 | 1 | <b>1</b> | 2 | 2 | | SHAR | SHAR.B Rd | В | | 2 | | | | | | | | | | 1 | - | 1 | 1 | 0 | 1 | 2 | 2 | | | SHAR.W Rd | w | | 2 | | | | | | | | | - | F | _ | 1 | 1 | 0 | <b>1</b> | 2 | 2 | | | SHAR.L ERd | L | | 2 | | | | | | | | | MSB → LSB C | - | _ | 1 | 1 | 0 | <b>1</b> | 2 | 2 | | SHLL | SHLL.B Rd | В | | 2 | | | | | | | | | | 1 | - | . 1 | 1 | 0 | <b>1</b> | 2 | 2 | | | SHLL.W Rd | W | | 2 | | | | | | | | | C MSB ← LSB | F | - | 1 | 1 | 0 | <b>1</b> | 2 | 2 | | | SHLL.L ERd | L | | 2 | | | | | | | | | | - | _ | 1 | 1 | 0 | <b>1</b> | 2 | 2 | | SHLR | SHLR.B Rd | В | | 2 | | | | | | | | | 0 | - | - | 1 | 1 | 0 | 1 | 2 | 2 | | | SHLR.W Rd | W | | 2 | | | | | | | | | 0 → LSB C | | - | 1 | 1 | 0 | \$ | 2 | 2 | | | SHLR.L ERd | L | | 2 | | | | | | | | | | | _ | 1 | 1 | 0 | \$ | 2 | 2 | | ROTXL | ROTXL.B Rd | В | | 2 | | | | | | | | | | - | - | 1 | 1 | 0 | \$ | 2 | 2 | | | ROTXL.W Rd | W | | 2 | | | | | | | | | | | - | 1 | 1 | 0 | 1 | 2 | 2 | | | ROTXL.L ERd | L | | 2 | | | | | | | | | C MSB ← LSB | | - | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXR | ROTXR.B Rd | В | | 2 | | | | | | | | | | - | - | . 1 | 1 | 0 | 1 | 2 | 2 | | | ROTXR.W Rd | W | | 2 | | | | | | | | | - | - | - | . 1 | 1 | 0 | 1 | 2 | 2 | | | ROTXR.L ERd | L | | 2 | | | | | | | | | MSB → LSB C | | - | 1 | 1 | 0 | 1 | 2 | 2 | | ROTL | ROTL.B Rd | В | | 2 | | | | | | | | | | - | - - | 1 | 1 | 0 | 1 | 2 | 2 | | | ROTL.W Rd | W | | 2 | | | | | | İ | | | | | - | 1 | 1 | 0 | \$ | 2 | 2 | | | ROTL.L ERd | L | | 2 | | | | | | İ | | | C MSB ← LSB | - | - | 1 | 1 | 0 | \$ | 2 | 2 | | ROTR | ROTR.B Rd | В | | 2 | | | | | | | | | | - | - | 1 | 1 | 0 | \$ | 2 | 2 | | | ROTR.W Rd | W | | 2 | | | | | | | | | | | - | 1 | 1 | 0 | \$ | 2 | 2 | | | ROTR.L ERd | L | | 2 | | | | | | İ | | | MSB → LSB C | | _ | 1 | 1 | 0 | \$ | 2 | 2 | # (5) Bit Manipulation Instructions | | | | | | | | _ | | | and | | | c | one | ditio | on ( | Coc | le | No. of | States | |------|------------------|------|-----|----|------|----------|-------------|-----|---------|--------|---|------------------------------------|----------|-----|-------|----------|-----|----------|--------|---------------| | | Mnemonic | Size | xx# | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @ @ aa | ı | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | BSET | BSET #xx:3,Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8)←1 | - | _ | _ | _ | _ | _ | 2 | 2 | | | BSET #xx:3,@ERd | В | | | 4 | | | | | | | (#xx:3 of @ERd)←1 | _ | _ | _ | _ | _ | _ | 8 | 8 | | | BSET #xx:3,@aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8)←1 | - | - | _ | _ | _ | _ | 8 | 8 | | | BSET Rn,Rd | В | | 2 | | | | | | | | (Rn8 of Rd8)←1 | _ | _ | _ | _ | _ | _ | 2 | 2 | | | BSET Rn,@ERd | В | | | 4 | | | | | | | (Rn8 of @ERd)←1 | - | - | _ | _ | _ | _ | 8 | 8 | | | BSET Rn,@aa:8 | В | | | | | | 4 | | | | (Rn8 of @aa:8)←1 | _ | _ | _ | _ | _ | _ | 8 | 8 | | BCLR | BCLR #xx:3,Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8)←0 | _ | _ | _ | _ | _ | _ | 2 | 2 | | | BCLR #xx:3,@ERd | В | | | 4 | | | | | | | (#xx:3 of @ERd)←0 | _ | _ | _ | _ | _ | _ | 8 | 8 | | | BCLR #xx:3,@aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8)←0 | _ | _ | _ | _ | _ | _ | 8 | 8 | | | BCLR Rn,Rd | В | | 2 | | | | | | | | (Rn8 of Rd8)←0 | _ | _ | _ | _ | _ | _ | 2 | 2 | | | BCLR Rn,@ERd | В | | | 4 | | | | | | | (Rn8 of @ERd)←0 | - | _ | _ | _ | _ | _ | 8 | 8 | | | BCLR Rn,@aa:8 | В | | | | | | 4 | | | | (Rn8 of @aa:8)←0 | _ | _ | _ | _ | _ | _ | 8 | 8 | | BNOT | BNOT #xx:3,Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8)←¬ (#xx:3 of Rd8) | _ | _ | _ | _ | _ | _ | 2 | 2 | | | BNOT #xx:3,@ERd | В | | | 4 | | | | | | | (#xx:3 of @ERd)←¬(#xx:3 of @ERd) | _ | _ | _ | _ | _ | _ | 8 | 8 | | | BNOT #xx:3,@aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8)←¬(#xx:3 of @aa:8) | - | _ | _ | _ | _ | _ | 8 | 8 | | | BNOT Rn,Rd | В | | 2 | | | | | | | | (Rn8 of Rd8)←¬ (Rn8 of Rd8) | <u> </u> | _ | _ | _ | _ | _ | 2 | 2 | | | BNOT Rn,@ERd | В | | | 4 | | | | | | | (Rn8 of @ERd)←¬ (Rn8 of @ERd) | _ | _ | _ | _ | _ | _ | 8 | 8 | | | BNOT Rn,@aa:8 | В | | | | | | 4 | | | | (Rn8 of @aa:8)←¬ (Rn8 of @aa:8) | _ | _ | _ | _ | _ | _ | 8 | 8 | | BTST | BTST #xx:3,Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8)→Z | _ | _ | _ | <b>1</b> | _ | _ | 2 | 2 | | | BTST #xx:3,@ERd | В | | | | 4 | | | | | | (#xx:3 of @ERd)→Z | _ | _ | _ | <b>1</b> | _ | _ | 6 | 6 | | | BTST #xx:3,@aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8)→Z | _ | _ | _ | <b>1</b> | _ | _ | 6 | 6 | | | BTST Rn,Rd | В | | 2 | | | | | | | | (Rn8 of Rd8)→Z | <u> </u> | _ | _ | <b>1</b> | _ | _ | 2 | 2 | | | BTST Rn,@ERd | В | | | 4 | | | | | | | (Rn8 of @ERd)→Z | _ | _ | _ | <b>1</b> | _ | _ | 6 | 6 | | | BTST Rn,@aa:8 | В | | | | | | 4 | | | | (Rn8 of @aa:8)→Z | _ | _ | _ | <b>1</b> | _ | _ | 6 | 6 | | BLD | BLD #xx:3,Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8)→C | <u> </u> | _ | _ | _ | _ | <b>1</b> | 2 | 2 | | | BLD #xx:3,@ERd | В | | | 4 | | | | | | | (#xx:3 of @ERd)→C | <u> </u> | _ | _ | _ | _ | 1 | 6 | 6 | | | BLD #xx:3,@aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8)→C | <u> </u> | _ | _ | _ | _ | <b>1</b> | 6 | 6 | | BILD | BILD #xx:3,Rd | В | | 2 | | | | | | | | ¬ (#xx:3 of Rd8)→C | <u> </u> | _ | _ | _ | _ | <b>1</b> | 2 | 2 | | | BILD #xx:3,@ERd | В | | | 4 | | | | | | | ¬(#xx:3 of @ERd24)→C | <u> </u> | _ | _ | _ | _ | 1 | 6 | 6 | | | BILD #xx:3,@aa:8 | В | | | | | | 4 | | | | ¬ (#xx:3 of @aa:8)→C | <u> </u> | _ | _ | _ | _ | <b>1</b> | 6 | 6 | | | | | In | Ad | | | _ | | | | | | | c | on | diti | on | Cod | de | No. of | States | |-------|-------------------|------|-----|----|------|----------|-------------|-----|---------|---|---------------|---|--------------------------|---|----|------|----|-----|----------|--------|---------------| | | Mnemonic | Size | #xx | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | | <i>യ</i> യ aa | ı | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | BST | BST #xx:3,Rd | В | | 2 | | | | | | T | | | C→(#xx:3 of Rd8) | - | - | _ | _ | - | _ | 2 | 2 | | | BST #xx:3,@ERd | В | | | 4 | | | | | T | | | C→(#xx:3 of @ERd24) | _ | _ | _ | - | - | _ | 8 | 8 | | | BST #xx:3,@aa:8 | В | | | | | | 4 | | T | | | C→(#xx:3 of @aa:8) | _ | _ | _ | - | - | _ | 8 | 8 | | BIST | BIST #xx:3,Rd | В | | 2 | | | | | | T | | | /C→(#xx:3 of Rd8) | _ | - | _ | - | - | _ | 2 | 2 | | | BIST #xx:3,@ERd | В | | | 4 | | | | | l | | | /C→(#xx:3 of @ERd24) | _ | _ | _ | - | - | _ | 8 | 8 | | | BIST #xx:3,@aa:8 | В | | | | | | 4 | | l | | | /C→(#xx:3 of @aa:8) | _ | _ | _ | - | - | _ | 8 | 8 | | BAND | BAND #xx:3,Rd | В | | 2 | | | | | | T | | | C∧(#xx:3 of Rd8)→C | - | - | _ | _ | - | <b>1</b> | 2 | 2 | | | BAND #xx:3,@ERd | В | | | 4 | | | | | T | | | C∧(#xx:3 of @ERd24)→C | _ | - | _ | - | - | 1 | 6 | 6 | | | BAND #xx:3,@aa:8 | В | | | | | | 4 | | l | | | C∧(#xx:3 of @aa:8)→C | _ | _ | _ | - | - | 1 | 6 | 6 | | BIAND | BIAND #xx:3,Rd | В | | 2 | | | | | | l | | | C∧¬ (/#xx:3 of Rd8)→C | _ | _ | _ | - | - | 1 | 2 | 2 | | | BIAND #xx:3,@ERd | В | | | 4 | | | | | Ī | | | C∧¬(/#xx:3 of @ERd24)→C | _ | - | _ | - | - | 1 | 6 | 6 | | | BIAND #xx:3,@aa:8 | В | | | | | | 4 | | | | | C∧¬(/#xx:3 of @aa:8)→C | - | _ | _ | _ | - | 1 | 6 | 6 | | BOR | BOR #xx:3,Rd | В | | 2 | | | | | | Ī | | | C ∨ (#xx:3 of Rd8)→C | _ | _ | _ | - | - | 1 | 2 | 2 | | | BOR #xx:3,@ERd | В | | | 4 | | | | | Ī | | | C ∨ (#xx:3 of @ERd24)→C | _ | - | _ | - | - | 1 | 6 | 6 | | | BOR #xx:3,@aa:8 | В | | | | | | 4 | | | | | C ∨ (#xx:3 of @aa:8)→C | - | _ | _ | _ | - | 1 | 6 | 6 | | BIOR | BIOR #xx:3,Rd | В | | 2 | | | | | | | | | C ∨ ~(#xx:3 of Rd8)→C | - | _ | _ | _ | - | 1 | 2 | 2 | | | BIOR #xx:3,@ERd | В | | | 4 | | | | | | | | C ∨ ~(#xx:3 of @ERd24)→C | _ | _ | _ | - | - | 1 | 6 | 6 | | | BIOR #xx:3,@aa:8 | В | | | | | | 4 | | | | | C ∨ ~(#xx:3 of @aa:8)→C | _ | _ | _ | - | _ | 1 | 6 | 6 | | BXOR | BXOR #xx:3,Rd | В | | 2 | | | | | | | | | C ⊕ (#xx:3 of Rd8)→C | - | - | _ | _ | - | 1 | 2 | 2 | | | BXOR #xx:3,@ERd | В | | | 4 | | | | | l | | | C ⊕ (#xx:3 of @ERd24)→C | - | - | - | - | - | 1 | 6 | 6 | | | BXOR #xx:3,@aa:8 | В | | | | | | 4 | | | | | C ⊕ (#xx:3 of @aa:8)→C | - | _ | _ | - | - | 1 | 6 | 6 | | BIXOR | BIXOR #xx:3,Rd | В | | 2 | | | | | | l | | | C ⊕ ~(#xx:3 of Rd8)→C | - | - | - | - | - | 1 | 2 | 2 | | | BIXOR #xx:3,@ERd | В | | | 4 | | | | | T | | | C ⊕ ~(#xx:3 of @ERd24)→C | - | - | _ | - | - | 1 | 6 | 6 | | | BIXOR #xx:3,@aa:8 | В | | | | | | 4 | | T | | | C ⊕ ~(#xx:3 of @aa:8)→C | _ | - | _ | - | - | <b>1</b> | 6 | 6 | # (6) Branch Instructions | | | | | Add | | | | | | | | | | С | ono | ditie | on | Cod | le | No. of | States | |-----|--------------------|------|-----|-----|------|----------|-------------|-----|---------|-------|---|---------------------------|---------------------|----------|-----|-------|----------|----------|----|--------|---------------| | | Mnemonic | Size | xx# | Rn | WERN | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @ @aa | ı | Operation | Branch<br>condition | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | Всс | BRA d:8(BTd:8) | _ | | | | | | | 2 | | | if condition is true then | Always | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BRA d:16(BTd:16) | _ | | | | | | | 4 | | | PC←PC+d<br>else next; | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BRN d:8(BFd:8) | - | | | | | | | 2 | | | ,, | Never | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BRN d:16(BFd:16) | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BHI d:8 | - | | | | | | | 2 | | | | C ∨ Z = 0 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BHI d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BLS d:8 | _ | | | | | | | 2 | | | | C ∨ Z = 1 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BLS d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BCC d:8(BHS d:8) | _ | | | | | | | 2 | | | | C = 0 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BCC d:16(BHS d:16) | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BCS d:8(BLO d:8) | _ | | | | | | | 2 | | | | C = 1 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BCS d:16(BLO d:16) | - | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BNE d:8 | - | | | | | | | 2 | | | | Z = 0 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BNE d:16 | - | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BEQ d:8 | _ | | | | | | | 2 | | | | Z = 1 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BEQ d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BVC d:8 | - | | | | | | | 2 | | | | V = 0 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BVC d:16 | _ | | | | | | | 4 | | | | | = | _ | _ | _ | _ | _ | 6 | 6 | | | BVS d:8 | _ | | | | | | | 2 | | | | V = 1 | - | _ | _ | _ | _ | _ | 4 | 4 | | | BVS d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | | BPL d:8 | _ | | | | | | | 2 | | | | N = 0 | _ | _ | _ | _ | _ | _ | 4 | 4 | | | BPL d:16 | | | H | | | | | 4 | | | | | | _ | _ | - | <u> </u> | _ | 6 | 6 | | | BMI d:8 | | | H | | | | | 2 | | | | N = 1 | <u> </u> | _ | _ | - | <u> </u> | _ | 4 | 4 | | | BMI d:16 | 1 | | П | | | | | 4 | | | | | | _ | _ | - | _ | _ | 6 | 6 | | | BGE d:8 | - | | H | | | | | 2 | | | | N ⊕ V = 0 | - | _ | _ | - | <u> </u> | _ | 4 | 4 | | | BGE d:16 | | | H | | | | | 4 | | | | | | _ | _ | - | <u> </u> | _ | 6 | 6 | | | BLT d:8 | _ | | П | | | | | 2 | | | | N ⊕ V = 1 | <u> </u> | _ | _ | - | _ | _ | 4 | 4 | | | BLT d:16 | _ | | H | | | | | 4 | | | | | | _ | _ | - | _ | _ | 6 | 6 | | | BGT d:8 | | | H | | | | | 2 | | | | Z ∨ (N ⊕ V) = 0 | <u> </u> | _ | _ | - | <u> </u> | _ | 4 | 4 | | | BGT d:16 | _ | | П | | | | | 4 | | | | | <u> </u> | _ | _ | - | _ | _ | 6 | 6 | | | BLE d:8 | | | H | | | | | 2 | | | | Z ∨ (N ⊕ V) = 1 | <u> </u> | _ | _ | - | <u> </u> | _ | 4 | 4 | | | BLE d:16 | 1 | | | | | | | 4 | | | | | | _ | _ | <u> </u> | _ | _ | 6 | 6 | | | | | | | dre<br>ucti | | | | | | | | | c | on | diti | on | Cod | de | No. of | States | |-----|------------|------|-----|----|-------------|----------|-------------|-----|---------|--------|---|------------------------|---------------------|---|----|------|----|-----|----|--------|---------------| | | Mnemonic | Size | xx# | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @ @ aa | ı | Operation | Branch<br>condition | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | JMP | JMP @ERn | _ | | | 2 | | | | | | | PC←ERn | | - | _ | _ | _ | _ | _ | 4 | 4 | | | JMP @aa:24 | _ | | | | | | 4 | | | | PC←aa:24 | | - | _ | _ | _ | _ | _ | 6 | 6 | | | JMP @@aa:8 | _ | | | | | | | | 2 | | PC←@aa:8 | | - | _ | _ | _ | _ | _ | 8 | 10 | | BSR | BSR d:8 | _ | | | | | | | 2 | | | PC→@-SP,<br>PC←PC+d:8 | | _ | _ | _ | _ | _ | _ | 6 | 8 | | | BSR d:16 | _ | | | | | | | 4 | | | PC→@-SP,<br>PC←PC+d:16 | | _ | _ | _ | _ | _ | _ | 8 | 10 | | JSR | JSR @ERn | _ | | | 2 | | | | | | | PC→@-SP,<br>PC←ERn | | - | _ | - | - | - | - | 6 | 8 | | | JSR @aa:24 | _ | | | | | | 4 | | | | PC→@-SP,<br>PC←aa:24 | | - | _ | _ | _ | _ | _ | 8 | 10 | | | JSR @@aa:8 | _ | | | | | | | | 2 | | PC→@-SP,<br>PC←@aa:8 | | - | _ | _ | _ | _ | _ | 8 | 12 | | RTS | RTS | _ | | | | | | | | | 2 | PC←@SP+ | | - | _ | _ | _ | _ | _ | 8 | 10 | # (7) System Control Instructions | | | | I | | | | _ | | de a | | | | С | one | diti | on ( | Cod | le | No. of | States | |-------|---------------------|------|-----|----|------|----------|-------------|-----|---------|------|---|-----------------------------------------------|-----|----------|----------|----------|-----------|----|--------|---------------| | | Mnemonic | Size | xx# | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @@aa | ı | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | TRAPA | TRAPA #x:2 | - | | | | | | | | | 2 | PC→ @-SP, CCR→@-SP,<br><vector> → PC</vector> | (1) | _ | _ | _ | | _ | 14 | 14 | | RTE | RTE | _ | | | | | | | | | | CCR←@SP+,PC←@SP+ | \$ | <b>1</b> | <b>1</b> | <b>1</b> | <b>\$</b> | \$ | 10 | 10 | | SLEEP | SLEEP | _ | | | | | | | | | | Transition to power-down state | _ | _ | _ | _ | _ | _ | 2 | 2 | | LDC | LDC #xx:8,CCR | В | 2 | | | | | | | | | #xx:8→CCR | 1 | <b>1</b> | \$ | <b>1</b> | <b>\$</b> | 1 | 2 | 2 | | | LDC Rs,CCR | В | | 2 | | | | | | | | Rs8→CCR | \$ | <b>1</b> | <b>1</b> | <b>1</b> | \$ | \$ | 2 | 2 | | | LDC @ERs,CCR | W | | | 4 | | | | | | | @ERs→CCR | 1 | <b>1</b> | \$ | <b>1</b> | <b>\$</b> | 1 | 6 | 6 | | | LDC @(d:16,ERs),CCR | W | | | | 6 | | | | | | @(d:16,ERs)→CCR | \$ | 1 | \$ | 1 | <b>1</b> | \$ | 8 | 8 | | | LDC @(d:16,ERs),CCR | W | | | | 10 | | | | | | @(d:24,ERs)→CCR | 1 | <b>1</b> | \$ | <b>1</b> | <b>\$</b> | 1 | 12 | 12 | | | LDC @ERs+,CCR | W | | | | | 4 | | | | | @ERs→CCR,ERs32+2→ERs32 | \$ | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | \$ | 8 | 8 | | | LDC @aa:16,CCR | W | | | | | | 6 | | | | @aa:16→CCR | \$ | 1 | \$ | 1 | <b>1</b> | \$ | 8 | 8 | | | LDC @aa:24,CCR | W | | | | | | 8 | | | | @aa:24→CCR | \$ | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | \$ | 10 | 10 | | STC | STC CCR,Rd | В | | 2 | | | | | | | | CCR→Rd8 | _ | _ | _ | _ | _ | _ | 2 | 2 | | | STC CCR,@ERd | W | | | 4 | | | | | | | CCR→@ERd | _ | _ | _ | _ | _ | _ | 6 | 6 | | | STC CCR,@(d:16,ERs) | W | | | | 6 | | | | | | CCR→@(d:16,ERs24) | _ | _ | _ | _ | _ | _ | 8 | 8 | | | STC CCR,@(d:24,ERs) | W | | | | 10 | | | | | | CCR→@(d:24,ERs24) | _ | _ | _ | _ | _ | _ | 12 | 12 | | | STC CCR,@-ERs | W | | | | | 4 | | | | | ERd32-2→ERd24,CCR→@ERd24 | - | _ | _ | _ | - | _ | 8 | 8 | | | STC CCR,@aa:16 | W | | | | | | 6 | | | | CCR→@aa:16 | _ | _ | _ | _ | _ | _ | 8 | 8 | | | STC CCR,@aa:24 | W | | | | | | 8 | | | | CCR→@aa:24 | _ | _ | _ | _ | _ | _ | 10 | 10 | | ANDC | ANDC #xx:8,CCR | В | 2 | | | | | | | | | CCR ∧#xx:8→CCR | 1 | <b>1</b> | 1 | <b>1</b> | <b>1</b> | 1 | 2 | 2 | | ORC | ORC #xx:8,CCR | В | 2 | | | | | | | | | CCR V#xx:8→CCR | 1 | <b>1</b> | 1 | <b>1</b> | <b>1</b> | 1 | 2 | 2 | | XORC | XORC #xx:8,CCR | В | 2 | | | | | | | | | CCR⊕#xx:8→CCR | \$ | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | \$ | 2 | 2 | | NOP | NOP | - | | | | | | | | | 2 | PC←PC+2 | _ | <b>1</b> | _ | _ | _ | _ | 2 | 2 | ### (8) Block Transfer Instructions | | | | | | | ssi<br>ion | | | | | | | С | on | diti | on | Coc | le | No. of | States | |--------|----------|------|-----|----|------|------------|-------------|-----|---------|------|---|------------------------------------------------------------------------------|---|----|------|----|-----|----|--------|--------------------| | | Mnemonic | Size | #xx | Rn | @ERn | @(d,ERn) | @ERn+/@-ERn | @aa | @(d,PC) | @@aa | ı | Operation | ı | н | N | z | v | С | Normal | Ad-<br>vanced | | EEPMOV | EEPMOV.B | | | | | | | | | | 4 | if R4L ≠ 0 Repeat @R5→@R6 R5+1→R5 R6+1→R6 R4L-1→R4L Until R4L = 0 else next; | | | | | _ | | 8+4n*2 | 8+4n*2 | | | EEPMOV.W | | | | | | | | | | 4 | if R4 ≠ 0 Repeat @R5→@R6 R5+1→R5 R6+1→R6 R4L−1→R4L Until R4 = 0 else next; | | | | | _ | | 8+4n*2 | 8+4n* <sup>2</sup> | Notes: 1. The number of states is the number of states required for execution when the instruction and its operands are located in on-chip memory. For other cases see section 2.6, Number of States Required for Execution. - 2. n is the value set in register R4L or R4. - (1) Set to 1 when a carry or borrow occurs at bit 11; otherwise cleared to 0. - (2) Set to 1 when a carry or borrow occurs at bit 27; otherwise cleared to 0. - (3) Retains its previous value when the result is zero; otherwise cleared to 0. - (4) Set to 1 when the adjustment produces a carry; otherwise retains its previous value. - (5) The number of states required for execution of an instruction that transfers data in synchronization with the E clock is variable. - (6) Set to 1 when the divisor is negative; otherwise cleared to 0. - (7) Set to 1 when the divisor is zero; otherwise cleared to 0. - (8) Set to 1 when the quotient is negative; otherwise cleared to 0. ## 2.4 Instruction Codes 10th byte 9th byte 8th byte 7th byte 6th byte Instruction Format 5th byte Σ Σ 0 erd 0 0 4th byte O IMM O IMM ers 0 Σ Σ disp disp disp disp disp 9 9 9 3rd byte 9 7 0 erd 0 erd 0 erd 0 erd 0 erd 0 erd 5 5 5 5 5 5 5 0 5 0 0 0 0 0 0 2nd byte Σ Σ Σ aps disp disp disp disp disp disp O IMM 0 erd 1 ers S s S S S 0 9 9 0 2 က 4 5 ω 6 ⋖ ⋖ ш ш ш 5 ш 5 9 ⋖ ဖ 9 O ш 0 ω ω 2 1st byte ω 4 0 7 0 7 0 0 0 0 0 0 2 2 2 2 2 6 ш <del>-</del> 7 9 7 0 7 / 7 4 4 4 4 4 Size ≥ ω ш ≥ ш ш ш ш ≥ ω ш ≥ I Mnemonic BCC d:16 (BHS d:16) BAND #xx:3, @aa:8 BAND #xx:3, @ERd BRA d:16 (BT d:16) BRN d:16 (BF d:16) BCC d:8 (BHS d:8) BCS d:8 (BLO d:8) ADD.W #xx:16,Rd ADD.L #xx:32,ERd AND.W #xx:16,Rd AND.L #xx:32,ERd ANDC #xx:8,CCR BRA d:8 (BT d:8) BRN d:8 (BF d:8) ADD.L ERS, ERd AND.L ERS, ERd ADD.B #xx:8,Rd AND.B #xx:8,Rd BAND #xx:3,Rd ADDX #xx:8,Rd ADD.W Rs,Rd AND.W Rs,Rd ADDS #1,ERd ADDS #2,ERd ADDS #4,ERd ADD.B Rs,Rd AND.B Rs,Rd ADDX Rs,Rd BLS d:16 BLS d:8 BHI d:8 BHI d:16 Instruction ADDS ADDX ANDC BAND ADD AND Bcc Table 2.3 Instruction Codes | notruction | Mnemonic | Size | | | | | Instruc | Instruction Format | | | | | | |------------|---------------------|------|-----|----------|-----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | | | 010 | 1st | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | Boc | BCS d:16 (BLO d:16) | ı | 5 | 80 | 5 : 0 | disb | | | | | | | | | | BNE d:8 | I | 4 | ဖ | disp | | | | | | | | | | | BNE d:16 | I | 2 | 80 | 0 : 9 | disb | 0 | | | | | | | | | BEQ d:8 | 1 | 4 | 7 | dsip | | | | | | | | | | | BEQ d:16 | Ι | 2 | 8 | 7 0 | disp | 0 | | | | | | | | | BVC d:8 | Ι | 4 | 8 | dsip | | | | | | | | | | | BVC d:16 | I | 2 | 80 | 8 0 | dsib | | | | | | | | | | BVS d:8 | I | 4 | 6 | dsip | | | | | | | | | | | BVS d:16 | - | 9 | 8 | 0 6 | disp | | | | | | | | | | BPL d:8 | Ι | 4 | ٧ | dsip | | | | | | | | | | | BPL d:16 | ı | 2 | 80 | A 0 | dsib | | | | | | | | | | BMI d:8 | ı | 4 | В | dsip | | | | | | | | | | | BMI d:16 | - | 9 | 8 | B 0 | dsib | | | | | | | | | | BGE d:8 | Ι | 4 | ပ | dsip | | | | | | | | | | | BGE d:16 | I | 2 | 80 | 0 | dsib | | | | | | | | | | BLT d:8 | - | 4 | D | dsip | | | | | | | | | | | BLT d:16 | ı | 2 | ∞ | 0 0 | disb | | | | | | | | | | BGT d:8 | Ι | 4 | ш | dsip | | | | | | | | | | | BGT d:16 | 1 | 2 | 8 | Е 0 | dsib | | | | | | | | | | BLE d:8 | Ι | 4 | ъ | dsip | | | | | | | | | | | BLE d:16 | - | 9 | 8 | F 0 | dsib | | | | | | | | | BCLR | BCLR #xx:3,Rd | В | 7 | 2 | 0 IMM rd | | | | | | | | | | | BCLR #xx:3,@ERd | В | 7 | ۵ | 0 erd 0 | 7 2 0 | 0 IMM 0 | | | | | | | | | BCLR #xx:3,@aa:8 | В | 7 | ш | abs | 7 2 0 | 0 IMMI 0 | | | | | | | | | BCLR Rn,Rd | В | 9 | 2 | rn rd | | | | | | | | | | | BCLR Rn,@ERd | В | 7 | ۵ | 0 erd 0 | 6 2 | rn 0 | | | | | | | | | BCLR Rn,@aa:8 | В | 7 | ч | abs | 6 2 | rn 0 | | | | | | | | BIAND | BIAND #xx:3,Rd | В | 7 | 9 | 1 IMM rd | | | | | | | | | | | BIAND #xx:3,@ERd | В | 7 | ပ | 0 erd : 0 | 7 6 1 | 1 IMM 0 | | | | | | | | | BIAND #xx:3,@aa:8 | В | 7 | ш | abs | 7 6 1 | 1 IMM 0 | | | | | | | | BILD | BILD #xx:3,Rd | В | 7 | 7 | 1 IMM rd | | | | | | | | | | | BILD #xx:3, @ERd | В | 7 | ပ | 0 erd 0 | 7 7 1 | 1 IMM 0 | | | | | | | | | BILD #xx:3, @aa:8 | В | 7 | ш | abs | 7 7 1 | 1 IMM 0 | | | | | | | | Instruction | Magazia | Si S | | | | | Instr | Instruction Format | | | | | | |-------------|-------------------|------|----------|-----|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | | | 3 | 1st byte | | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BIOR | BIOR #xx:3,Rd | В | , , | 4 1 | 1 IMM rd | | | | | | | | | | | BIOR #xx:3,@ERd | В | 7 ( | c 0 | 0 erd 0 | 7 4 | 1 IMM 0 | | | | | | | | | BIOR #xx:3,@aa:8 | В | 7 E | В | abs | 7 4 | 1 IMM 0 | | | | | | | | BIST | BIST #xx:3,Rd | В | | 7 1 | 1 IMM rd | | | | | | | | | | | BIST #xx:3, @ERd | В | 1 2 | D 0 | 0 erd 0 | 2 9 | 1 IMM 0 | | | | | | | | | BIST #xx:3, @aa:8 | В | | ь | abs | 2 9 | 1 IMM 0 | | | | | | | | BIXOR | BIXOR #xx:3,Rd | m | , , , | 5 1 | 1 IMM rd | | | | | | | | | | | BIXOR #xx:3,@ERd | Ф | 2 | 0 | 0 erd 0 | 7 5 | 1 IMM 0 | | | | | | | | | BIXOR #xx:3,@aa:8 | Ф | | ш | aps | 7 5 | 1 IMM 0 | | | | | | | | BLD | BLD #xx:3,Rd | В | | 7 0 | 0 IMM rd | | | | | | | | | | | BLD #xx:3,@ERd | В | 7 ( | c 0 | 0 erd 0 | 7 7 | 0 IMM 0 | | | | | | | | | BLD #xx:3,@aa:8 | В | 7 | В | abs | 7 7 | 0 IMMI 0 | | | | | | | | BNOT | BNOT #xx:3,Rd | В | | 1 | 0 IMM rd | | | | | | | | | | | BNOT #xx:3,@ERd | В | 1 2 | D 0 | 0 erd 0 | 7 1 | 0 IMM 0 | | | | | | | | | BNOT #xx:3,@aa:8 | В | 7 | ь | abs | 7 1 | 0 IMM 0 | | | | | | | | | BNOT Rn,Rd | В | 9 | 1 | rn rd | | | | | | | | | | | BNOT Rn,@ERd | В | 7 | D 0 | 0 erd 0 | 6 1 | n 0 | | | | | | | | | BNOT Rn,@aa:8 | В | 7 | ш | abs | 6 1 | n 0 | | | | | | | | BOR | BOR #xx:3,Rd | В | , , | 4 0 | 0 IMM rd | | | | | | | | | | | BOR #xx:3,@ERd | В | 7 | c 0 | 0 erd 0 | 7 4 | 0 IMM 0 | | | | | | | | | BOR #xx:3,@aa:8 | В | 7 | ш | aps | 7 4 | 0 IMMI 0 | | | | | | | | BSET | BSET #xx:3,Rd | В | 7 ; ( | 0 0 | 0 IMM rd | | | | | | | | | | | BSET #xx:3, @ERd | В | 7 | D 0 | 0 erd 0 | 7 0 | 0 IMM 0 | | | | | | | | | BSET #xx:3, @aa:8 | В | 7 | ш | aps | 7 0 | 0 IMMI 0 | | | | | | | | | BSET Rn, Rd | В | 9 | 0 | m rd | | | | | | | | | | | BSET Rn, @ERd | В | 7 | D 0 | 0 erd 0 | 0 9 | n 0 | | | | | | | | | BSET Rn, @aa:8 | В | 7 | ш | abs | 0 9 | n 0 | | | | | | | | BSR | BSR d:8 | Ι | 5 : ( | 5 | dsib | | | | | | | | | | | BSR d:16 | ı | 2 | O | 0 0 | ٥ | disp | | | | | | | | BST | BST #xx:3,Rd | Ф | 9 | 7 0 | 0 IMM rd | | | | | | | | | | | BST #xx:3,@ERd | В | 7 | D 0 | 0 erd 0 | 6 7 | 0 IMM 0 | | | | | | | | | BST #xx:3,@aa:8 | В | 7 | ш | aps | 2 9 | 0 IMM 0 | | | | | | | | Instruction | Magazia | Sizo | | | | | | lns | Instruction Format | | | | | | |-------------|-------------------|------|---|----------|----------|-------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | | | | | 1st byte | 2nd byte | ٩ | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BTST | BTST #xx:3,Rd | В | 7 | 3 | 0 IMM | rd | | | | | | | | | | | BTST #xx:3, @ERd | В | 7 | <b>O</b> | 0 erd | 0 | 7 3 | 0 IMM 0 | | | | | | | | | BTST #xx:3, @aa:8 | В | 7 | ш | abs | | 7 3 | 0 IMM 0 | | | | | | | | | BTST Rn,Rd | В | 9 | | rı | rd | | | | | | | | | | | BTST Rn,@ERd | В | 7 | С | 0 erd | 0 | 6 3 | rn 0 | | | | | | | | | BTST Rn,@aa:8 | В | 7 | ш | abs | | 6 3 | rn 0 | | | | | | | | BXOR | BXOR #xx:3,Rd | a | 7 | 2 | MMI 0 | 5 | | | | | | | | | | | BXOR #xx:3,@ERd | ω | 7 | O | 0 erd | 0 | 7 5 | 0 IMMI 0 | | | | | | | | | BXOR #xx:3,@aa:8 | В | 7 | Е | abs | | 7 5 | 0 IMM 0 | | | | | | | | CMP | CMP.B #xx:8,Rd | ۵ | ∢ | 5 | MM | | | | | | | | | | | | CMP.B Rs,Rd | В | - | ပ | rs | p | | | | | | | | | | | CMP.W #xx:16,Rd | > | 7 | 6 | 2 | p | N. | IMM | | | | | | | | | CMP.W Rs,Rd | 8 | 1 | ۵ | rs | 2 | | | | | | | | | | | CMP.L #xx:32,ERd | _ | 7 | Α | 2 0 | 0 erd | | | IMM | | | | | | | | CMP.L ERS, ERd | _ | - | ш | 1 ers 0 | 0 erd | | | | | | | | | | DAA | DAA Rd | ω | 0 | ш | 0 | 5 | | | | | | | | | | DAS | DAS Rd | В | 1 | ь | 0 | 2 | | | | | | | | | | DEC | DEC.B Rd | В | - | Α | 0 | rd | | | | | | | | | | | DEC.W #1,Rd | > | - | В | 5 | p | | | | | | | | | | | DEC.W #2,Rd | ۸ | 1 | В | D | rd | | | | | | | | | | | DEC.L #1,ERd | _ | 1 | В | 2 0 | 0 erd | | | | | | | | | | | DEC.L #2,ERd | _ | 1 | В | ь Е | 0 erd | | | | | | | | | | DIVXS | DIVXS.B Rs,Rd | Ф | 0 | - | ٥ | 0 | 5 1 | rs<br>rd | - C | | | | | | | | DIVXS.W Rs,ERd | ≥ | 0 | - | Δ | 0 | 5 | rs 0 erd | rd | | | | | | | DIVXU | DIVXU.B Rs,Rd | ш | 2 | - | S | 5 | | | | | | | | | | | DIVXU.W Rs,ERd | ≥ | 2 | က | rs 0 | 0 erd | | | | | | | | | | EEPMOV | EEPMOV.B | I | 7 | В | 5 | ပ | 5 9 | 8<br> | | | | | | | | | EEPMOV.W | I | 7 | Ф | Δ | 4 | 2 | 8 | | | | | | | | EXTS | EXTS.W Rd | ≥ | - | 7 | ۵ | 5 | | | | | | | | | | | EXTS.L ERd | _ | - | 7 | о. | 0 erd | | | | | | | | | | EXTU | EXTU.W Rd | ≥ | - | 7 | 2 | 5 | | | | | | | | | | | EXTU.L ERd | _ | - | 7 | 7 0 | 0 erd | | | | | | | | | | NC | INC.B Rd | М | 0 | ⋖ | 0 | ē | | | | | | | | | | | INC.W #1,Rd | > | 0 | В | 2 | Þ | | | | | | | | | | | NC.W #2,Rd | ≶ | 0 | Δ | | 5 | | | | | | | | | | Instruction | Mnemonic | S.<br>d. | | | | | Instru | Instruction Format | | | | | | |-------------|-----------------------|----------|-----|----------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | | | | 1st | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | INC | INC.L #1,ERd | ٦ | 0 | В | 7 0 erd | | | | | | | | | | | INC.L #2,ERd | Г | 0 | В | F 0 erd | | | | | | | | | | JMP | JMP @ERn | ı | 2 | 6 | 0 ern 0 | | | | | | | | | | | JMP @aa:24 | I | 2 | ⋖ | | aps | | | | | | | | | | JMP @@aa:8 | I | 2 | В | abs | | | | | | | | | | JSR | JSR @ERn | Ι | 2 | ۵ | 0 ern 0 | | | | | | | | | | | JSR @aa:24 | I | 2 | ш | | aps | | | | | | | | | | JSR @@aa:8 | - | 2 | ч | abs | | | | | | | | | | LDC | LDC #xx:8,CCR | В | 0 | 7 | IMM | | | | | | | | | | | LDC Rs, CCR | В | 0 | က | 0 rs | | | | | | | | | | | LDC @ERs,CCR | ≥ | 0 | - | 4 0 | 6 | 0 ers 0 | | | | | | | | | LDC @(d:16,ERs),CCR | Μ | 0 | 1 | 4 0 | 9 : F | 0 ers 0 | dsip | ds | | | | | | | LDC @(d:24,ERs),CCR | 8 | 0 | - | 4 0 | 7 8 ( | 0 ers 0 | 9 B | 2 0 | 0 0 | | disp | | | | LDC @ERs+,CCR | ≥ | 0 | - | 4 0 | 9 | 0 ers 0 | | | | | | | | | LDC @aa:16,CCR | Μ | 0 | 1 | 4 0 | 8 : 9 | 0 0 | sqe | St | | | | | | | LDC @aa:24,CCR | ٨ | 0 | 1 | 4 0 | 9<br>9 | 2 0 | 0 0 | | abs | | | | | MOV | MOV.B #xx:8,Rd | В | ш | ъ | IMM | | | | | | | | | | | MOV.B Rs, Rd | В | 0 | C | rs rd | | | | | | | | | | | MOV.B @ERs,Rd | В | 9 | 8 | 0 ers rd | | | | | | | | | | | MOV.B @(d:16,ERs),Rd | В | 9 | ш | 0 ers rd | disp | d | | | | | | | | | MOV.B @(d:24,ERs),Rd | В | 7 | 80 | 0 ers 0 | 9 Y | 2 : rd | 0 0 | | dsip | | | | | | MOV.B @ERs+,Rd | В | 9 | 0 | 0 ers rd | | | | | | | | | | | MOV.B @aa:8,Rd | В | 2 | 5 | abs | | | | | | | | | | | MOV.B @aa:16,Rd | В | 9 | 4 | 0 | abs | s | | | | | | | | | MOV.B @aa:24,Rd | В | 9 | Α | 2 rd | 0 : 0 | | abs | | | | | | | | MOV.B Rs, @ERd | В | 9 | 8 | 1 erd rs | | | | | | | | | | | MOV.B Rs, @(d:16,ERd) | В | 9 | ш | 1 erd rs | dsib | d | | | | | | | | | MOV.B Rs, @(d:24,ERd) | В | 7 | ω | 0 erd 0 | 9<br>9 | A rs | 0 0 | | disp | | | | | | MOV.B Rs, @-ERd | В | 9 | ပ | 1 erd rs | | | | | | | | | | | MOV.B Rs, @aa:8 | В | 3 | L.S. | abs | | | | | | | | | | | MOV.B Rs, @aa:16 | В | 9 | ⋖ | 8 rs | abs | s | | | | | | | | | MOV.B Rs, @aa:24 | В | 9 | Α | A rs | 0 : 0 | | abs | | | | | | | | MOV.W #xx:16,Rd | Ν | 7 | 6 | 0 rd | IMM | 5 | | | | | | | | | MOV.W Rs,Rd | Μ | 0 | Q | rs rd | | | | | | | | | | | MOV.W @ERs,Rd | 8 | 9 | 6 | 0 ers rd | | | | | | | | | | | | ċ | | | | | | Instru | Instruction Format | | | | | | |-------------|-------------------------|------|---|----------|----------|---------|----------|--------------|--------------------|----------|----------|----------|----------|-----------| | INSTIUCTION | Mnemonic | Size | | 1st byte | 2nd byte | yte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | MOV | MOV.W @(d:16,ERs),Rd | ≥ | 9 | ш. | 0 ers | 5 | q | dsip | | | | | | | | | MOV.W @(d:24,ERs),Rd | ≯ | 7 | 8 | 0 ers | 0 | 6 B | 2 : rd | 0 0 | | disp | | | | | | MOV.W @ERs+,Rd | > | 9 | ۵ | 0 ers | p | | | | | | | | | | | MOV.W @aa:16,Rd | > | 9 | В | 0 | гd | le | abs | | | | | | | | | MOV.W @aa:24,Rd | 8 | 9 | В | 2 | rd | 0 0 | | abs | | | | | | | | MOV.W Rs,@ERd | ٨ | 9 | 6 | 1 erd | rs | | | | | | | | | | | MOV.W Rs,@(d:16,ERd) | > | 9 | ш | 1 erd | rs | q | disp | | | | | | | | | MOV.W Rs, @(d:24, ERd) | ≥ | 7 | æ | 1 erd | 0 | 9 | A rs | 0 : 0 | | disp | | | | | | MOV.W Rs,@-ERd | ٨ | 9 | ٥ | 1 erd | rs | | | | | | | | | | | MOV.W Rs,@aa:16 | 8 | 9 | В | 8 | rs | a | abs | | | | | | | | | MOV.W Rs,@aa:24 | > | 9 | а | 4 | rs. | 0 : 0 | | aps | | | | | | | | MOV.L #xx:32,Rd | 7 | 7 | A | 0 | 0 erd | | NI. | IMM | | | | | | | | MOV.L ERS,ERd | ٦ | 0 | ш. | 1 ers | 0 erd | | | | | | | | | | | MOV.L @ERS,ERd | ٦ | 0 | - | 0 | 0 | 6 9 | 0 ers 0 erd | | | | | | | | | MOV.L @ (d:16,ERs),ERd | _ | 0 | - | 0 | 0 | 6 : F | 0 ers 0 erd | disp | dį | | | | | | | MOV.L @ (d:24,ERs),ERd | ٦ | 0 | - | 0 | 0 | 7 8 | 0 ers 0 | 9<br>9 | 2 0 erd | 0 0 | | disp | | | | MOV.L @ERs+,ERd | _ | 0 | - | 0 | 0 | 0 : 9 | 0 ers 0 erd | | | | | | | | | MOV.L @aa:16,ERd | _ | 0 | - | 0 | 0 | 9<br>9 | 0 0 erd | abs | S | | | | | | | MOV.L @aa:24,ERd | ٦ | 0 | 1 | 0 | 0 | 9 : B | 2 :0 erd | 0 : 0 | | abs | | | | | | MOV.L ERS,@ERd | _ | 0 | - | 0 | 0 | 6 9 | 1 erd 0 ers | | | | | | | | | MOV.L ERs, @ (d:16,ERd) | _ | 0 | - | 0 | 0 | 9<br> | 1 erd :0 ers | disp | d | | | | | | | MOV.L ERs, @ (d:24,ERd) | _ | 0 | - | 0 | 0 | 7 8 | 0 erd 0 | 6 : B | A 0 ers | 0 : 0 | | disp | | | | MOV.L ERS,@-ERd | _ | 0 | - | 0 | 0 | O | 1 erd 0 ers | | | | | | | | | MOV.L ERs,@aa:16 | _ | 0 | - | 0 | 0 | 9<br>9 | 8 0 ers | aps | S | | | | | | | MOV.L ERs,@aa:24 | _ | 0 | - | 0 | 0 | В<br> | A 0 ers | 0 : 0 | | aps | | | | | MOVFPE | MOVFPE @aa:16,Rd | М | 9 | ∢ | 4 | ē | le la | abs | | | | | | | | MOVTPE | MOVTPE Rs,@aa:16 | В | 9 | ∢ | O | 2 | B | abs | | | | | | | | MULXS | MULXS.B Rs,Rd | М | 0 | - | ပ | 0 | 2 0 | 57<br>LD | | | | | | | | | MULXS.W Rs,ERd | ≥ | 0 | - | O | 0 | 2 | rs :0 erd | | | | | | | | MULXU | MULXU.B Rs,Rd | В | 2 | 0 | rs | rd | | | | | | | | | | | MULXU.W Rs,ERd | 8 | 2 | 2 | rs | 0 erd | | | | | | | | | | NEG | NEG.B Rd | В | - | 7 | 8 | rd<br>L | | | | | | | | | | | NEG.W Rd | ≥ | - | 7 | 6 | Б | | | | | | | | | | | NEG.L ERd | _ | - | _ 7 | В | 0 erd | | | | | | | | | | NOP | NOP | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | Instruction | Magazin | , S | | | | | | Instru | Instruction Format | | | | | | |-------------|-----------------|-----|---|----------|---------------|-------|----------|-------------|--------------------|----------|----------|----------|----------|-----------| | | | | | 1st byte | 2nd byte | rte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | NOT | NOT.B Rd | В | - | 7 | 0 | rd | | | | | | | | | | | NOT.W Rd | W | 1 | 7 | 1 | rd | | | | | | | | | | | NOT.L ERd | _ | - | 7 | о<br>С | 0 erd | | | | | | | | | | OR | OR.B #xx:8,Rd | В | ပ | rd | IMM | - | | | | | | | | | | | OR.B Rs,Rd | В | 1 | 4 | rs | rd | | | | | | | | | | | OR.W #xx:16,Rd | W | 7 | 6 | 4 | rd | IMM | M | | | | | | | | | OR.W Rs,Rd | × | 9 | 4 | | D. | | | | | | | | | | | OR.L #xx:32,ERd | _ | 7 | 4 | 4 | 0 erd | | IMM | M | | | | | | | | OR.L ERS, ERd | _ | 0 | - | ш | 0 | 6 . 4 | 0 ers 0 ers | | | | | | | | ORC | ORC #xx:8,CCR | В | 0 | 4 | IMM | V | | | | | | | | | | POP | POP.W Rn | ≥ | 9 | ۵ | | ٤ | | | | | | | | | | | POP.L ERn | ٦ | 0 | 1 | 0 | 0 | Q : 9 | 7 0 ern | | | | | | | | PUSH | PUSH.W Rn | Α | 9 | D | ш | ٤ | | | | | | | | | | | PUSH.L ERn | ٦ | 0 | 1 | 0 | 0 | 0 : 9 | F 0 ern | | | | | | | | ROTL | ROTL.B Rd | В | 1 | 2 | 8 | rd | | | | | | | | | | | ROTL.W Rd | > | - | 2 | 6 | rd | | | | | | | | | | | ROTL.L ERd | ٦ | - | 2 | B :0 | 0 erd | | | | | | | | | | ROTR | ROTR.B Rd | В | 1 | . 3 | 8 | rd | | | | | | | | | | | ROTR.W Rd | 8 | - | 3 | 6 | rd | | | | | | | | | | | ROTR.L ERd | ٦ | 1 | 3 | B :0 | 0 erd | | | | | | | | | | ROTXL | ROTXL.B Rd | В | - | 2 | 0 | Б | | | | | | | | | | | ROTXL.W Rd | 8 | - | 2 | 1 | rd | | | | | | | | | | | ROTXL.L ERd | _ | - | 2 | 3 0 | 0 erd | | | | | | | | | | ROTXR | ROTXR.B Rd | В | - | 3 | 0 | p | | | | | | | | | | | ROTXR.W Rd | ≥ | - | | - | Ð | | | | | | | | | | | ROTXR.L ERd | _ | - | ъ<br> | о<br>С | 0 erd | | | | | | | | | | RTE | RTE | 1 | 2 | . 6 | 7 | 0 | | | | | | | | | | RTS | RTS | I | 2 | 4 | 7 | 0 | | | | | | | | | | SHAL | SHAL.B Rd | В | - | 0 | 8 | rd | | | | | | | | | | | SHAL.W Rd | ≥ | - | 0 | 6 | ē | | | | | | | | | | | SHAL.L ERd | _ | - | 0 | о<br><b>в</b> | 0 erd | | | | | | | | | | SHAR | SHAR.B Rd | В | - | - | ∞ | Ð | | | | | | | | | | | SHAR.W Rd | ≥ | - | - | 6 | ē | | | | | | | | | | | SHAR.L ERd | _ | - | 1 | В | 0 erd | | | | | | | | | | | | - | | | | | | lust | Instruction Format | rmat | | | | | | |-------------|---------------------|------|-----|----------|-------------|----------|-----|-------------|--------------------|------|----------|----------|----------|----------|-----------| | Instruction | Mnemonic | Size | 1st | 1st byte | 2nd byte | 3rd byte | vte | 4th byte | 5th byte | - 1 | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | SHLL | SHLL.B Rd | m | - | 0 | DI 0 | т | | | | | | | | | | | | SHLL.W Rd | > | - | 0 | 1 rd | | | | | | | | | | | | | SHLL.L ERd | _ | 1 | 0 | 3 0 erd | P | | | | | | | | | | | SHLR | SHLR.B Rd | В | - | - | 0 | | | | | | | | | | | | | SHLR.W Rd | Μ | 1 | 1 | 1 rd | | | | | | | | | | | | | SHLR.L ERd | _ | 1 | - | 3 0 erd | Б | | | | | | | | | | | SLEEP | SLEEP | ı | 0 | - | 8 | | | | | | | | | | | | STC | STC CCR,Rd | В | 0 | 2 | 0 | | | | | | | | | | | | | STC CCR, @ERd | ≥ | 0 | - | 4 | 9 | 9 | 1 erd 0 | | | | | | | | | | STC CCR,@(d:16,ERd) | Ν | 0 | 1 | 4 0 | 9 | F 1 | 1 erd 0 | | disp | | | | | | | | STC CCR,@(d:24,ERd) | × | 0 | 1 | 4 0 | 7 | 8 0 | 0 erd 0 | 9 | В | 0 : V | 0 : 0 | | disp | | | | STC CCR,@-ERd | ≥ | 0 | - | 4 | 9 | 0 | 1 erd 0 | | | | | | | | | | STC CCR,@aa:16 | ≥ | 0 | - | 4 | 9 | Ф | 8 | | aps | | | | | | | | STC CCR, @aa:24R | ≥ | 0 | - | 4 | 9 | В | 0<br>V | 0 | 0 | | aps | | | | | SUB | SUB.B Rs, Rd | В | 1 | 8 | rs rd | | | | | | | | | | | | | SUB.W #xx:16,Rd | W | 2 | 6 | 3 rd | | IMM | | | | | | | | | | | SUB.W Rs,Rd | 8 | - | 6 | rs | | | | | | | | | | | | | SUB.L #xx:32,ERd | Г | 7 | Α | 3 0 erd | р | | | IMM | | | | | | | | | SUB.L ERs,ERd | _ | - | 4 | 1 ers 0 erd | Р | | | | | | | | | | | SUBS | SUBS #1,ERd | _ | - | В | 0 0 erd | Р | | | | | | | | | | | | SUBS #2,ERd | _ | - | В | 8 0 erd | ъ | | | | | | | | | | | | SUBS #4,ERd | _ | - | В | 9 0 erd | Б | | | | | | | | | | | SUBX | SUBX #xx:8,Rd | В | В | Б | IMM | | | | | | | | | | | | | SUBX Rs,Rd | В | - | ш | rs rd | | | | | | | | | | | | TRAPA | TRAPA #x:2 | ı | 2 | 7 | 00 IMM 0 | | | | | | | | | | | | XOR | XOR.B #xx:8,Rd | В | ۵ | <u>p</u> | IMM | | | | | | | | | | | | | XOR.B Rs,Rd | В | 1 | 2 | rs rd | | | | | | | | | | | | | XOR.W #xx:16,Rd | 8 | 7 | 6 | 5 rd | | MM | | | | | | | | | | | XOR.W Rs,Rd | 8 | 9 | 2 | rs rd | | | | | | | | | | | | | XOR.L #xx:32,ERd | Г | 7 | Α | 4 0 erd | р | | | IMM | | | | | | | | | XOR.L ERS,ERd | _ | 0 | - | Р. | 9 | 5 0 | 0 ers 0 erd | PL | | | | | | | | XORC | XORC #xx:8,CCR | В | 0 | . 5 | IMM | | | | | | | | | | | Legend: IMM: Immediate data (2, 3, 8, 16, or 32 bits) abs: Absolute address (8, 16, or 24 bits) disp: Displacement (8, 16, or 24 bits) rs, rd, rn: Register field (4 bits specifying an 8-bit or 16-bit register. rs corresponds to operand symbols such as Rs, rd corresponds to operand symbols such as Rd, and rn corresponds to the operand symbol Rn.) ers, erd, ern: Register field (3 bits specifying a 32-bit register. ers corresponds to operand symbols such as ERs, erd corresponds to operand symbols such as ERd, and ern corresponds to the operand symbol ERn.) The register fields specify general registers as follows. **Address Register** | 32-k | oit Register | 16-b | oit Register | 8-b | it Register | |-------------------|---------------------|-------------------|---------------------------|-------------------|-----------------------------| | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | | 000 | ER0 | 0000 | R0 | 0000 | R0H | | 001 | ER1 | 0001 | R1<br> <br> <br> <br> R7 | 0001<br> | R1H<br> <br> <br> <br> R7H | | | | 1000 | E0 | 1000 | R0L | | | | 1001 | E1 | 1001 | R1L | | | | 1111 | E7 | 1111 | R <sub>7</sub> L | # 2.5 Operation Code Map Tables 2.4 to 2.6 show an operation code map. Table 2.4 Operation Code Map (1) Instruction when most significant bit of BH is 0. Instruction when most significant bit of BH is 1. 2nd byte BH BL ΑH 1st byte Operation Code: | AH AL | _ | | | _ | | _ | | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------|-----------|---|---------|-----|-----------|----------|---------------|----|----|----|----|----------|---|----|----| | AL | ц | Table 2.5 | Table 2.5 | | | BLE | | | | | | | | | | | | | AL | ш | ADDX | SUBX | | | BGT | JSR | | 9 2.6 | | | | | | | | | | AL | ٥ | | ΝΡ | | | BLT | | | Table | | | | | | | | | | AL | c | | S | | | BGE | BSR | 8 | | | | | | | | | | | AL 0 | α | Table 2.5 | Table 2.5 | | | BMI | | W | EEPMOV | | | | | | | | | | NOP | ٥ | Table 2.5 | Table 2.5 | | | BPL | JMP | | Table 2.5 | | | | | | | | | | AL | σ | | SUB.W | | | BVS | | | Table 2.5 | | | | | | | | | | NOP Table 2.5 STC LDC ORG XORG ANDC LDC | α | | SUB.B | | 8.<br>S | BVC | Table 2.5 | | | QC | ă | ΝΡ | BX | <u>~</u> | 8 | 9 | ۸٥ | | NOP Table 2.5 | 7 | . CDC | Table 2.5 | | OW | BEQ | TRAPA | BST BIST | [읍/ | AL | AD | S | S | 0 | × | AN | MC | | NOP Table 2.5 STC LDC ORG XORG | ď | ANDC | AND.B | | | BNE | RTE | AND.W | ₹\ | | | | | | | | | | AL | ıc | XORG | XOR.B | | | BCS | BSR | XOR.W | BXOR<br>BIXOR | | | | | | | | | | AL 0 1 2 STC NOP Table 2.5 Table 2.5 Table 2.5 Table 2.5 BNOT BHI BHI BRI BRI BLI BLI BRET BNOT BCLR | 4 | ORG | OR.B | | | BCC | RTS | OR.W | \<br>% | | | | | | | | | | AL 0 1 NOP Table 2.5 Table 2.5 Table 2.5 BRA BRN MULXU DIVXU BSET BNOT | ď | , CDC | Table 2.5 | | | BLS | DIVXU | F | 200 | | | | | | | | | | AAL 0 NOP NOP SET BRA MULXU MULXU SET | 2 | STC | Table 2.5 | | | H | MULXU | 2 | BCLR | | | | | | | | | | 4/0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0-0- | - | Table 2.5 | Table 2.5 | | | BRN | DIVXU | Š | | | | | | | | | | | | c | NOP | Table 2.5 | | | BRA | MULXU | Ė | | | | | | | | | | | | | AH<br>0 | - | 2 | က | 4 | 5 | 9 | 7 | 8 | თ | 4 | В | O | ٥ | В | ч | # Table 2.5 Operation Code Map (2) | 1st byte | |----------| | ΑH | | Ь | Table 2.6 | | NC<br>NC | | | | | | EXTS | | DEC | | BLE | | | |-------|-----------|-----|----------|-----|------|------|-------|-------|------|----------|------|-----|----------|-----|--| | Е | 120 | | | | | | | | | | | | вет | | | | | 9 | | | | | | | | | | | | <u> </u> | | | | D | Table 2.6 | | S<br>N | | | | | | EXTS | | DEC | | BLT | | | | Э | Table 2.6 | ADD | | MOV | | | | | | SUB | | CMP | BGE | | | | В | | AI | | Ž | SHAL | SHAR | ROTL | ROTR | NEG | <u> </u> | | ם | BMI | | | | А | | | | | | | | | | | | | BPL | | | | 6 | | | ADDS | | SHAL | SHAR | ROTL | ROTR | NEG | | SUB | | BVS | | | | 8 | SLEEP | | ADDS | | HS | RS | S | S S | 2 | | S | | BVC | | | | 7 | | | NC | | | | | | EXTU | | DEC | | BEQ | | | | 9 | | | | | | | | | | | | | BNE | AND | | | 2 | | | INC | | | | | | EXTU | | DEC | | BCS | XOR | | | 4 | LDC STC | | | | | | | | | | | | BCC | OR | | | 3 | | | | | SHLL | SHLR | ROTXL | ROTXR | TON | | | | BLS | SUB | | | 2 | | | | | | | | | | | | | BHI | CMP | | | 1 | | | | | SHLL | SHLR | ROTXL | ROTXR | NOT | | | | BRN | ADD | | | 0 | MOV | INC | ADDS | DAA | ₽S. | 당 | RO. | RO | × | DEC | SUBS | DAS | BRA | MOV | | | AH AL | 0 | 0A | 0B | 9F | 10 | = | 12 | 13 | 17 | 4 | 9 | F | 28 | 62 | | Table 2.6 Operation Code Map (3) | Operation Code: | | 1st byte | 2nd byte | <b>9</b> | 3rd byte | | 4th byte | ā. | | | | 4 | _Instructi | on when r | nost signi | Instruction when most significant bit of DH is 0. | f DH is 0. | |---------------------|-------|----------|----------|----------|----------|----------|----------|------------|----------|---|---|---------------|------------|-----------|------------|----------------------------------------------------|------------| | | AH | AL | H | BLC | 동 | CL D | H | Ы | | | | $\frac{1}{1}$ | —Instructi | on when r | nost signi | -Instruction when most significant bit of DH is 1. | f DH is 1. | | | | | | | | | | | | | | | | | | | | | CL<br>AHALBHBLCH | 0 | - | 2 | 3 | 4 | 2 | | 9 | 7 | 8 | 6 | A | В | ၁ | D | В | F | | 01C05 | MULXS | | SXTNW | | | | | | | | | | | | | | | | 01D05 | | DIVXS | | DIVXS | | | | | | | | | | | | | | | 01F06 | | | | | OR | XOR | | AND | | | | | | | | | | | 7Cr06*1 | | | | BTST | | | | | | | | | | | | | | | 7Cr07*1 | | | | BTST | AS E | BIOR BIX | OR / | \ ₹ | BID BILD | | | | | | | | | | 7Dr06*1 | BSET | BNOT | BCLR | | | | | <u>а</u> \ | BST BIST | | | | | | | | | | 7Dr07*1 | BSET | BNOT | BCLR | | | | | | | | | | | | | | | | 7Eaa6*2 | | | | BTST | | | | | | | | | | | | | | | 7Eaa7*² | | | | BTST | BOR<br>B | BIOR BID | OR / | \ \ \ \ | BID BILD | | | | | | | | | | 7Faa6*² | BSET | BNOT | BCLR | | | | | <u>m</u> \ | BST BIST | | | | | | | | | | 7Faa7* <sup>2</sup> | BSET | BNOT | BCLR | | | | | | | | | | | | | | | Notes: 1. r is a register field. 2. aa is an absolute address field. ## 2.6 Number of States Required for Instruction Execution The tables in this section can be used to calculate the number of states required for instruction execution by the H8/300H CPU. Table 2.8 indicates the number of instruction fetch, data read/write, and other cycles occurring in each instruction. Table 2.7 indicates the number of states required for each size. The number of states required for execution of an instruction can be calculated from these two tables as follows: Execution states = $$I \times S_1 + J \times S_2 + K \times S_K + L \times S_K + M \times S_M + N \times S_N$$ **Examples:** Advanced mode, stack located in external memory, on-chip supporting modules accessed with 8-bit bus width, external devices accessed in three states with one wait state and 16-bit bus width 1. BSET #0, @FFFFC7:8 From table 2.8: $$I = L = 2$$ , $J = K = M = N = 0$ From table 2.7: $$SI = 4$$ , $SL = 3$ Number of states required for execution = $2 \times 4 + 2 \times 3 = 14$ 2. JSR @@30 From table 2.8: $$I = J = K = 2$$ , $L = M = N = 0$ From table 2.7: $$SI = SJ = SK = 4$$ Number of states required for execution = $2 \times 4 + 2 \times 4 + 2 \times 4 = 24$ **Table 2.7** Number of States per Cycle | | | | | | Access C | onditions | | | |---------------------|----------------|-------------------|--------------|--------------------|-------------------|-------------------|-------------------|-------------------| | Cycle | | On-Chip<br>Memory | | Supporting<br>dule | 8-Bit | Bus | 16-Bi | t Bus | | | | oe.y | 8-Bit<br>Bus | 16-Bit<br>Bus | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | Instruction fetch | Sı | 2 | 6 | 3 | 4 | 6 + 2 m | 2 | 3 + m* | | Branch address read | S | | | | | | | | | Stack operation | S <sub>K</sub> | | | | | | | | | Byte data access | S <sub>L</sub> | | 3 | | 2 | 3 + m | | | | Word data access | S <sub>M</sub> | | 6 | | 4 | 6 + 2 m | | | | Internal operation | S <sub>N</sub> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: \* For the MOVFPE and MOVTPE instructions, refer to the relevant microcontroller hardware manual. Legend: m: Number of wait states inserted into external device access **Table 2.8** Number of Cycles in Instruction Execution | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|-------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | К | L | М | N | | ADD | ADD.B #xx:8,Rd | 1 | | | | | | | | ADD.B Rs,Rd | 1 | | | | | | | | ADD.W #xx:16,Rd | 2 | | | | | | | | ADD.W Rs,Rd | 1 | | | | | | | | ADD.L #xx:32,ERd | 3 | | | | | | | | ADD.L ERs,ERd | 1 | | | | | | | ADDS | ADDS #1/2/4,ERd | 1 | | | | | | | ADDX | ADDX #xx:8,Rd | 1 | | | | | | | | ADDX Rs,Rd | 1 | | | | | | | AND | AND.B #xx:8,Rd | 1 | | | | | | | | AND.B Rs,Rd | 1 | | | | | | | | AND.W #xx:16,Rd | 2 | | | | | | | | AND.W Rs,Rd | 1 | | | | | | | | AND.L #xx:32,ERd | 3 | | | | | | | | AND.L ERs,ERd | 2 | | | | | | | ANDC | ANDC #xx:8,CCR | 1 | | | | | | | BAND | BAND #xx:3,Rd | 1 | | | | | | | | BAND #xx:3,@ERd | 2 | | | 1 | | | | | BAND #xx:3,@aa:8 | 2 | | | 1 | | | | Bcc | BRA d:8 (BT d:8) | 2 | | | | | | | | BRN d:8 (BF d:8) | 2 | | | | | | | | BHI d:8 | 2 | | | | | | | | BLS d:8 | 2 | | | | | | | | BCC d:8 (BHS d:8) | 2 | | | | | | | | BCS d:8 (BLO d:8) | 2 | | | | | | | | BNE d:8 | 2 | | | | | | | | BEQ d:8 | 2 | | | | | | | | BVC d:8 | 2 | | | | | | | | BVS d:8 | 2 | | | | | | | | BPL d:8 | 2 | | | | | | | | BMI d:8 | 2 | | | | | | | | BGE d:8 | 2 | | | | | | | | BLT d:8 | 2 | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|---------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | Bcc | BGT d:8 | 2 | | | | | | | | BLE d:8 | 2 | | | | | | | | BRA d:16 (BT d:16) | 2 | | | | | 2 | | | BRN d:16 (BF d:16) | 2 | | | | | 2 | | | BHI d:16 | 2 | | | | | 2 | | | BLS d:16 | 2 | | | | | 2 | | | BCC d:16 (BHS d:16) | 2 | | | | | 2 | | | BCS d:16 (BLO d:16) | 2 | | | | | 2 | | | BNE d:16 | 2 | | | | | 2 | | | BEQ d:16 | 2 | | | | | 2 | | | BVC d:16 | 2 | | | | | 2 | | | BVS d:16 | 2 | | | | | 2 | | | BPL d:16 | 2 | | | | | 2 | | | BMI d:16 | 2 | | | | | 2 | | | BGE d:16 | 2 | | | | | 2 | | | BLT d:16 | 2 | | | | | 2 | | | BGT d:16 | 2 | | | | | 2 | | BCLR | BLE d:16 | 2 | | | | | 2 | | | BCLR #xx:3,Rd | 1 | | | | | | | | BCLR #xx:3,@ERd | 2 | | | 2 | | | | | BCLR #xx:3,@aa:8 | 2 | | | 2 | | | | | BCLR Rn,Rd | 1 | | | | | | | | BCLR Rn,@ERd | 2 | | | 2 | | | | | BCLR Rn,@aa:8 | 2 | | | 2 | | | | BIAND | BIAND #xx:3,Rd | 1 | | | | | | | | BIAND #xx:3,@ERd | 2 | | | 1 | | | | | BIAND #xx:3,@aa:8 | 2 | | | 1 | | | | BILD | BILD #xx:3,Rd | 1 | | | | | | | | BILD #xx:3,@ERd | 2 | | | 1 | | | | | BILD #xx:3,@aa:8 | 2 | | | 1 | | | | BIOR | BIOR #xx:8,Rd | 1 | | | | | | | | BIOR #xx:8,@ERd | 2 | | | 1 | | | | | BIOR #xx:8,@aa:8 | 2 | | | 1 | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|--------------|----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | К | L | М | N | | BIST | BIST #xx:3,R | d | 1 | | | | | | | | BIST #xx:3,@ | ERd | 2 | | | 2 | | | | | BIST #xx:3,@ | aa:8 | 2 | | | 2 | | | | BIXOR | BIXOR #xx:3, | Rd | 1 | | | | | | | | BIXOR #xx:3, | @ERd | 2 | | | 1 | | | | | BIXOR #xx:3, | @aa:8 | 2 | | | 1 | | | | BLD | BLD #xx:3,Rc | l | 1 | | | | | | | | BLD #xx:3,@ | ERd | 2 | | | 1 | | | | | BLD #xx:3,@ | aa:8 | 2 | | | 1 | | | | BNOT | BNOT #xx:3,F | ₹d | 1 | | | | | | | | BNOT #xx:3, | @ERd | 2 | | | 2 | | | | | BNOT #xx:3,0 | @aa:8 | 2 | | | 2 | | | | | BNOT Rn,Rd | | 1 | | | | | | | | BNOT Rn,@E | Rd | 2 | | | 2 | | | | | BNOT Rn,@a | na:8 | 2 | | | 2 | | | | BOR | BOR #xx:3,Re | d | 1 | | | | | | | | BOR #xx:3,@ | ERd | 2 | | | 1 | | | | | BOR #xx:3,@ | aa:8 | 2 | | | 1 | | | | BSET | BSET #xx:3,F | Rd | 1 | | | | | | | | BSET #xx:3,@ | @ERd | 2 | | | 2 | | | | | BSET #xx:3,@ | ②aa:8 | 2 | | | 2 | | | | | BSET Rn,Rd | | 1 | | | | | | | | BSET Rn,@E | Rd | 2 | | | 2 | | | | | BSET Rn,@a | a:8 | 2 | | | 2 | | | | BSR | BSR d:8 | Advanced | 2 | | 2 | | | | | | | Normal | 2 | | 1 | | | | | | BSR d:16 | Advanced | 2 | | 2 | | | 2 | | | | Normal | 2 | | 1 | | | 2 | | BST | BST #xx:3,Rc | I | 1 | | | | | | | | BST #xx:3,@ | ERd | 2 | | | 2 | | | | | BST #xx:3,@ | aa:8 | 2 | | | 2 | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | BTST | BTST #xx:3,Rd | 1 | | | | | | | | BTST #xx:3,@ERd | 2 | | | 1 | | | | | BTST #xx:3,@aa:8 | 2 | | | 1 | | | | | BTST Rn,Rd | 1 | | | | | | | | BTST Rn,@ERd | 2 | | | 1 | | | | | BTST Rn,@aa:8 | 2 | | | 1 | | | | BXOR | BXOR #xx:3,Rd | 1 | | | | | | | | BXOR #xx:3,@ERd | 2 | | | 1 | | | | | BXOR #xx:3,@aa:8 | 2 | | | 1 | | | | CMP | CMP.B #xx:8,Rd | 1 | | | | | | | | CMP.B Rs,Rd | 1 | | | | | | | | CMP.W #xx:16,Rd | 2 | | | | | | | | CMP.W Rs,Rd | 1 | | | | | | | | CMP.L #xx:32,ERd | 3 | | | | | | | | CMP.L ERs,ERd | 1 | | | | | | | DAA | DAA Rd | 1 | | | | | | | DAS | DAS Rd | 1 | | | | | | | DEC | DEC.B Rd | 1 | | | | | | | | DEC.W #1/2,Rd | 1 | | | | | | | | DEC.L #1/2,ERd | 1 | | | | | | | DIVXS | DIVXS.B Rs,Rd | 2 | | | | | 12 | | | DIVXS.W Rs,ERd | 2 | | | | | 20 | | DIVXU | DIVXU.B Rs,Rd | 1 | | | | | 12 | | | DIVXU.W Rs,ERd | 1 | | | | | 20 | | EEPMOV | EEPMOV.B | 2 | | | 2n + 2*1 | | | | | EEPMOV.W | 2 | | | 2n + 2*1 | | | | EXTS | EXTS.W Rd | 1 | | | | | | | | EXTS.L ERd | 1 | | | | | | | EXTU | EXTU.W Rd | 1 | | | | | | | | EXTU.L ERd | 1 | | | | | | | INC | INC.B Rd | 1 | | | | | | | | INC.W #1/2,Rd | 1 | | | | | | | | INC.L #1/2,ERd | 1 | | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|---------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | K | L | М | N | | JMP | JMP @ERn | | 2 | | | | | | | | JMP @aa:24 | | 2 | | | | | 2 | | | JMP @@aa:8 | Advanced | 2 | 2 | | | | 2 | | | | Normal | 2 | 1 | | | | 2 | | JSR | JSR @ERn | Advanced | 2 | | 2 | | | | | | | Normal | 2 | | 1 | | | | | | JSR @aa:24 | Advanced | 2 | | 2 | | | 2 | | | | Normal | 2 | | 1 | | | 2 | | | JSR @@aa:8 | Advanced | 2 | 2 | 2 | | | | | | | Normal | 2 | 1 | 1 | | | | | LDC | LDC #xx:8,CCF | ₹ | 1 | | | | | | | | LDC Rs,CCR | | 1 | | | | | | | | LDC @ERs,CC | R | 2 | | | | 1 | | | | LDC @(d:16,El | Rs),CCR | 3 | | | | 1 | | | | LDC @(d:24,El | Rs),CCR | 5 | | | | 1 | | | | LDC @ERs+,C | CR | 2 2 2 2 2 2 2 2 2 2 2 2 1 1 1 2 1 2 1 2 1 1 1 1 1 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 1 2 1 1 2 1 1 2 1 1 2 1 1 2 1 1 2 1 1 2 <t< td=""><td>2</td></t<> | 2 | | | | | | | LDC @aa:16,C | CR | 3 | | | | 1 | | | | LDC @aa:24,C | CR | 4 | | | | 1 | | | MOV | MOV.B #xx:8,R | Rd | 1 | | | | | | | | MOV.B Rs,Rd | | 1 | | | | | | | | MOV.B @ERs, | Rd | 1 | | | 1 | | | | | MOV.B @(d:16 | ,ERs),Rd | 2 | | | 1 | | | | | MOV.B @(d:24 | ,ERs),Rd | 4 | | | 1 | | | | | MOV.B @ERs+ | ⊦,Rd | 1 | | | 1 | | 2 | | | MOV.B @aa:8, | Rd | 1 | | | 1 | | | | | MOV.B @aa:16 | 6,Rd | 2 | | | 1 | | | | | MOV.B @aa:24 | 4,Rd | 3 | | | 1 | | | | | MOV.B Rs,@E | Rd | 1 | | | 1 | | | | | MOV.B Rs,@(c | d:16,ERd) | 2 | | | 1 | | | | | MOV.B Rs,@(c | d:24,ERd) | 4 | | | 1 | | | | | MOV.B Rs,@-I | ERd | 1 | | | 1 | | 2 | | | MOV.B Rs,@aa | a:8 | 1 | | | 1 | | | | | MOV.B Rs,@aa | a:16 | 2 | | | 1 | | | | | MOV.B Rs,@aa | a:24 | 3 | | | 1 | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|-----------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | M | N | | MOV | MOV.W #xx:16,Rd | 2 | | | | | | | | MOV.W Rs,Rd | 1 | | | | | | | | MOV.W @ERs,Rd | 1 | | | | 1 | | | | MOV.W @(d:16,ERs),Rd | 2 | | | | 1 | | | | MOV.W @(d:24,ERs),Rd | 4 | | | | 1 | | | | MOV.W @ERs+,Rd | 1 | | | | 1 | 2 | | | MOV.W @aa:16,Rd | 2 | | | | 1 | | | | MOV.W @aa:24,Rd | 3 | | | | 1 | | | | MOV.W Rs,@ERd | 1 | | | | 1 | | | | MOV.W Rs,@(d:16,ERd) | 2 | | | | 1 | | | | MOV.W Rs,@(d:24,ERd) | 4 | | | | 1 | | | | MOV.W Rs,@-ERd | 1 | | | | 1 | 2 | | | MOV.W Rs,@aa:16 | 2 | | | | 1 | | | | MOV.W Rs,@aa:24 | 3 | | | | 1 | | | | MOV.L #xx:32,ERd | 3 | | | | | | | | MOV.L ERs,ERd | 1 | | | | | | | | MOV.L @ERs,ERd | 2 | | | | 2 | | | | MOV.L @(d:16,ERs),ERd | 3 | | | | 2 | | | | MOV.L @(d:24,ERs),ERd | 5 | | | | 2 | | | | MOV.L @ERs+,ERd | 2 | | | | 2 | 2 | | | MOV.L @aa:16,ERd | 3 | | | | 2 | | | | MOV.L @aa:24,ERd | 4 | | | | 2 | | | | MOV.L ERs,@ERd | 2 | | | | 2 | | | | MOV.L ERs,@(d:16,ERd) | 3 | | | | 2 | | | | MOV.L ERs,@(d:24,ERd) | 5 | | | | 2 | | | | MOV.L ERs,@-ERd | 2 | | | | 2 | 2 | | | MOV.L ERs,@aa:16 | 3 | | | | 2 | | | | MOV.L ERs,@aa:24 | 4 | | | | 2 | | | MOVFPE | MOVFPE @:aa:16,Rd | 2 | | | 1*2 | | | | MOVTPE | MOVTPE Rs,@:aa:16 | 2 | | | 1*2 | | | | MULXS | MULXS.B Rs,Rd | 2 | | | | | 12 | | | MULXS.W Rs,ERd | 2 | | | | | 20 | | MULXU | MULXU.B Rs,Rd | 1 | | | | | 12 | | | MULXU.W Rs,ERd | 1 | | | | | 20 | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|----------------|----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | К | L | М | N | | NEG | NEG.B Rd | | 1 | | | | | | | | NEG.W Rd | | 1 | | | | | | | | NEG.L ERd | | 1 | | | | | | | NOP | NOP | | 1 | | | | | | | NOT | NOT.B Rd | | 1 | | | | | | | | NOT.W Rd | | 1 | | | | | | | | NOT.L ERd | | 1 | | | | | | | OR | OR.B #xx:8,Rd | | 1 | | | | | | | | OR.B Rs,Rd | | 1 | | | | | | | | OR.W #xx:16,Rd | | 2 | | | | | | | | OR.W Rs,Rd | | 1 | | | | | | | | OR.L #xx:32,ER | t | 3 | | | | | | | | OR.L ERs,ERd | | 2 | | | | | | | ORC | ORC #xx:8,CCR | | 1 | | | | | | | POP | POP.W Rn | | 1 | | | | 1 | 2 | | | POP.L ERn | | 2 | | | | 2 | 2 | | PUSH | PUSH.W Rn | | 1 | | | | 1 | 2 | | | PUSH.L ERn | | 1 | | | | 2 | 2 | | ROTL | ROTL.B Rd | | 1 | | | | | | | | ROTL.W Rd | | 1 | | | | | | | | ROTL.L ERd | | 1 | | | | | | | ROTR | ROTR.B Rd | | 1 | | | | | | | | ROTR.W Rd | | 1 | | | | | | | | ROTR.L ERd | | 1 | | | | | | | ROTXL | ROTXL.B Rd | | 1 | | | | | | | | ROTXL.W Rd | | 1 | | | | | | | | ROTXL.L ERd | | 1 | | | | | | | ROTXR | ROTXR.B Rd | | 1 | | | | | | | | ROTXR.W Rd | | 1 | | | | | | | | ROTXR.L ERd | | 1 | | | | | | | RTE | RTE | | 2 | | 2 | | | 2 | | RTS | RTS / | Advanced | 2 | | 2 | | | 2 | | | -1 | Normal | 2 | | 1 | | | 2 | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|---------------|-----------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | | I | J | K | L | М | N | | SHAL | SHAL.B Rd | | 1 | | | | | | | | SHAL.W Rd | | 1 | | | | | | | | SHAL.L ERd | | 1 | | | | | | | SHAR | SHAR.B Rd | | 1 | | | | | | | | SHAR.W Rd | | 1 | | | | | | | | SHAR.L ERd | | 1 | | | | | | | SHLL | SHLL.B Rd | | 1 | | | | | | | | SHLL.W Rd | | 1 | | | | | | | | SHLL.L ERd | | 1 | | | | | | | SHLR | SHLR.B Rd | | 1 | | | | | | | | SHLR.W Rd | | 1 | | | | | | | | SHLR.L ERd | | 1 | | | | | | | SLEEP | SLEEP | | 1 | | | | | | | STC | STC CCR,Rd | | 1 | | | | | | | | STC CCR,@E | Rd | 2 | | | | 1 | | | | STC CCR,@(c | l:16,ERd) | 3 | | | | 1 | | | | STC CCR,@(c | l:24,ERd) | 5 | | | | 1 | | | | STC CCR,@- | ERd | 2 | | | | 1 | 2 | | | STC CCR,@a | a:16 | 3 | | | | 1 | | | | STC CCR,@a | a:24 | 4 | | | | 1 | | | SUB | SUB.B Rs,Rd | | 1 | | | | | | | | SUB.W #xx:16 | ,Rd | 2 | | | | | | | | SUB.W Rs,Rd | | 1 | | | | | | | | SUB.L #xx:32, | ERd | 3 | | | | | | | | SUB.L ERs,EF | Rd | 1 | | | | | | | SUBS | SUBS #1/2/4,E | Rd | 1 | | | | | | | SUBX | SUBX #xx:8,R | d | 1 | | | | | | | | SUBX Rs,Rd | | 1 | | | | | | | TRAPA | TRAPA #x:2 | Advanced | 2 | 2 | 2 | | | 4 | | | | Normal | 2 | 1 | 2 | | | 4 | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation | |-------------|------------------|----------------------|---------------------------|--------------------|---------------------|---------------------|-----------------------| | Instruction | Mnemonic | I | J | К | L | М | N | | XOR | XOR.B #xx:8,Rd | 1 | | | | | | | | XOR.B Rs,Rd | 1 | | | | | | | | XOR.W #xx:16,Rd | 2 | | | | | | | | XOR.W Rs,Rd | 1 | | | | | | | | XOR.L #xx:32,ERd | 3 | | | | | | | | XOR.L ERs,ERd | 2 | | | | | | | XORC | XORC #xx:8,CCR | 1 | | | | | | Notes: 1. When n bytes of data are transferred. ### 2.7 **Condition Code Modification** This section indicates the effect of each CPU instruction on the condition code. The notation used in the table is defined below. | m | 31 for longword operands, 15 for word operands, 7 for byte operands | |----------------|----------------------------------------------------------------------| | Si | The i-th bit of the source operand | | D <sub>i</sub> | The i-th bit of the destination operand | | R <sub>i</sub> | The i-th bit of the result | | D <sub>n</sub> | The specified bit in the destination operand | | _ | Not affected | | <b>\_</b> | Modified according to the result of the instruction (see definition) | | 0 | Always cleared to 0 | | 1 | Always set to 1 | | * | Undetermined (no guaranteed value) | | Z' | Z flag before instruction execution | | C' | C flag before instruction execution | | | | **Table 2.9 Condition Code Modification** | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|----------|----------|-----------|-----------|----------------|---------------------------------------------------------------------------------| | ADD | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | $H = S m - 4 \cdot D m - 4 + D m - 4 \cdot / R m - 4 + S m - 4 \cdot / R m - 4$ | | | | | | | | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | $V = S m \cdot D m \cdot / R m + / S m \cdot / D m \cdot R m$ | | | | | | | | $C = S m \cdot D m + D m \cdot / R m + S m \cdot / R m$ | | ADDS | _ | _ | _ | _ | _ | | | ADDX | <b>1</b> | 1 | <b>1</b> | <b>\$</b> | <b>\( \)</b> | H = S m - 4 · D m - 4 + D m - 4 · / R m - 4 + S m - 4 · / R m - 4 | | | | | | | | N = R m | | | | | | | | $Z = Z' \cdot / R m \cdot \cdot / R 0$ | | | | | | | | $V = S m \cdot D m \cdot / R m + / S m \cdot / D m \cdot R m$ | | | | | | | | $C = S m \cdot D m + D m \cdot / R m + S m \cdot / R m$ | | AND | — | 1 | <b>\$</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | ANDC | \$ | 1 | <b>1</b> | \$ | <b>\( \)</b> | Stores the corresponding bits of the result | | BAND | _ | _ | _ | _ | $\updownarrow$ | $C = C' \cdot D n$ | | Bcc | _ | _ | _ | _ | _ | | | BCLR | _ | _ | _ | _ | _ | | | BIAND | _ | _ | _ | _ | $\updownarrow$ | C = C ' · / D n | | BILD | — | _ | | | <b>\( \)</b> | C = / D n | | BIOR | — | _ | | | <b>\( \)</b> | C = C' + / D n | | BIST | — | _ | | | _ | | | BIXOR | _ | _ | | | <b>\( \)</b> | $C = C' \cdot / D n + / C' \cdot / D n$ | | BLD | _ | _ | | | <b>\( \)</b> | C = D n | | BNOT | _ | _ | _ | _ | _ | | | BOR | _ | | | | <b>\( \)</b> | C = C ' + D n | | BSET | _ | | | | _ | | | BSR | | _ | | | | | | BST | | | | | | | | BTST | _ | | <b>1</b> | | _ | Z = / D n | | BXOR | | _ | | | $\Rightarrow$ | $C = C' \cdot / D n + / C' \cdot D n$ | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|----------|----------|----------|-----------|----------|-------------------------------------------------------------------| | CMP | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | 1 | H = S m - 4 · / D m - 4 + / D m - 4 · R m - 4 + S m - 4 · R m - 4 | | | | | | | | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | $V = / S m \cdot D m \cdot / R m + S m \cdot / D m \cdot R m$ | | | | | | | | $C = S m \cdot / D m + / D m \cdot R m + S m \cdot R m$ | | DAA | * | <b>1</b> | <b>1</b> | * | <b>1</b> | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C: decimal arithmetic carry | | DAS | * | <b>1</b> | <b>1</b> | * | <b>1</b> | N = R m | | | | | | | | $Z = /Rm \cdot /Rm - 1 \cdot \cdot /R0$ | | | | | | | | C: decimal arithmetic borrow | | DEC | _ | <b>1</b> | <b>1</b> | <b>1</b> | _ | N = R m | | | | | | | | $Z = /R m \cdot /R m - 1 \cdot \cdot /R 0$ | | | | | | | | $V = D m \cdot / R m$ | | DIVXS | _ | 1 | <b>1</b> | _ | _ | $N = S m \cdot / D m + / S m \cdot D m$ | | | | | | | | $Z = /Sm \cdot /Sm - 1 \cdot \cdot /S0$ | | DIVXU | _ | <b>1</b> | <b>1</b> | _ | _ | N = S m | | | | | | | | Z = / S m · / S m - 1 · · / S 0 | | EEPMOV | _ | _ | _ | _ | _ | | | EXTS | _ | 1 | <b>1</b> | 0 | _ | N = R m | | | | | | | | $Z = /Rm \cdot /Rm - 1 \cdot \cdot /R0$ | | EXTU | _ | 0 | <b>1</b> | 0 | _ | $Z = /Rm \cdot /Rm - 1 \cdot \cdot /R0$ | | INC | _ | <b>1</b> | <b>1</b> | <b>\$</b> | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | $V = D m \cdot / R m$ | | JMP | _ | _ | _ | _ | _ | | | JSR | _ | _ | _ | _ | _ | | | LDC | \$ | 1 | 1 | 1 | 1 | Stores the corresponding bits of the result | | MOV | _ | 1 | <b>1</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | MOVFPE | _ | 1 | <b>1</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | MOVTPE | _ | 1 | 1 | 0 | _ | N = R m | | | | | | | | $Z = /Rm \cdot /Rm - 1 \cdot \cdot /R0$ | | | | | | | | • | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|----------|----------|-----------|-----------|-----------|-----------------------------------------------------| | MULXS | _ | <b>1</b> | <b>1</b> | _ | _ | N = R 2 m | | | | | | | | $Z = R 2 m \cdot R 2 m - 1 \cdot \cdot / R 0$ | | MULXU | _ | _ | | _ | _ | | | NEG | \$ | <b>1</b> | <b>1</b> | \$ | <b>1</b> | H = D m - 4 + R m - 4 | | | | | | | | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot R 0$ | | | | | | | | $V = D m \cdot R m$ | | | | | | | | C = D m + R m | | NOP | _ | _ | _ | _ | _ | | | NOT | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | OR | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \dots \cdot / R 0$ | | ORC | <b>1</b> | <b>1</b> | <b>\$</b> | <b>\$</b> | <b>\$</b> | Stores the corresponding bits of the result | | POP | _ | <b>1</b> | <b>1</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | PUSH | _ | <b>1</b> | <b>\$</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | ROTL | _ | 1 | 1 | 0 | 1 | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \dots \cdot / R 0$ | | | | | | | | C = D m | | ROTR | _ | 1 | 1 | 0 | 1 | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C = D 0 | | ROTXL | _ | 1 | 1 | 0 | 1 | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C = D m | | ROTXR | _ | <b>1</b> | <b>1</b> | 0 | <b>\$</b> | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C = D 0 | | RTS | _ | _ | _ | _ | _ | | | RTE | 1 | 1 | 1 | \$ | 1 | Stores the corresponding bits of the result | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|-----------|--------------|-----------|-----------|----------|---------------------------------------------------------------------------------| | SHAL | _ | <b>\$</b> | <b>1</b> | <b>1</b> | <b>1</b> | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | $V = D m \cdot / D m - 1 + / D m \cdot D m - 1$ | | | | | | | | C = D m | | SHAR | _ | <b>\$</b> | <b>1</b> | 0 | <b>1</b> | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C = D 0 | | SHLL | _ | <b>\$</b> | <b>1</b> | 0 | <b>1</b> | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C = D m | | SHLR | _ | <b>\$</b> | <b>\$</b> | 0 | 1 | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | C = D 0 | | SLEEP | _ | _ | _ | _ | _ | | | STC | - | _ | _ | _ | _ | | | SUB | <b>\$</b> | <b>\( \)</b> | <b>\$</b> | <b>\$</b> | <b>1</b> | $H = S m - 4 \cdot / D m - 4 + / D m - 4 \cdot R m - 4 + S m - 4 \cdot R m - 4$ | | | | | | | | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | | | | | | | $V = / S m \cdot D m \cdot / R m + S m \cdot / D m \cdot R m$ | | | | | | | | $C = S m \cdot / D m + / D m \cdot R m + S m \cdot R m$ | | SUBS | - | _ | _ | _ | _ | | | SUBX | <b>\$</b> | <b>\( \)</b> | <b>\$</b> | <b>\$</b> | <b>1</b> | $H = S m - 4 \cdot / D m - 4 + / D m - 4 \cdot R m - 4 + S m - 4 \cdot R m - 4$ | | | | | | | | N = R m | | | | | | | | $Z = Z' \cdot / R m \cdot \cdot / R 0$ | | | | | | | | $V = / S m \cdot D m \cdot / R m + S m \cdot / D m \cdot R m$ | | | | | | | | $C = S m \cdot / D m + / D m \cdot R m + S m \cdot R m$ | | TRAPA | _ | _ | _ | _ | _ | | | XOR | - | <b>\( \)</b> | <b>\$</b> | 0 | _ | N = R m | | | | | | | | $Z = / R m \cdot / R m - 1 \cdot \cdot / R 0$ | | XORC | 1 | \$ | <b>\$</b> | <b>1</b> | 1 | Stores the corresponding bits of the result | # 2.8 Bus Cycles During Instruction Execution Table 2.10 indicates the bus cycles during instruction execution by the H8/300H CPU. For the number of states per bus cycle, see table 2.7, Number of States per Cycle. ### How to read the table: ### Legend | • | | |------|------------------------------------------| | R:B | Byte-size read | | R:W | Word-size read | | W:B | Byte-size write | | W:W | Word-size write | | 2nd | Address of 2nd word (3rd and 4th bytes) | | 3rd | Address of 3rd word (5th and 6th bytes) | | 4th | Address of 4th word (7th and 8th bytes) | | 5th | Address of 5th word (9th and 10th bytes) | | NEXT | Address of next instruction | | EA | Effective address | | VEC | Vector address | | | | Figure 2.1 shows timing waveforms for the address bus and the $\overline{RD}$ and $\overline{WR}$ ( $\overline{HWR}$ or $\overline{LWR}$ ) signals during execution of the above instruction with an 8-bit bus, using 3-state access with no wait states. Figure 2.1 Address Bus, $\overline{RD}$ , and $\overline{WR}$ ( $\overline{HWR}$ or $\overline{LWR}$ ) Timing (8-bit bus, 3-state access, no wait states) Table 2.10 Bus States | | | | | | | Ī | | | |-------------------|----------|----------|----------|---|---|---|---|---| | Instruction | 1 | 2 | က | 4 | 5 | 9 | 7 | 8 | | ADD.B #xx:8,Rd | R:W NEXT | | | | | | | | | ADD.B Rs,Rd | R:W NEXT | | | | | | | | | ADD.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | ADD.W Rs,Rd | R:W NEXT | | | | | | | | | ADD.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | ADD.L ERS,ERd | R:W NEXT | | | | | | | | | ADDS #1/2/4,ERd | R:W NEXT | | | | | | | | | ADDX #xx:8,Rd | R:W NEXT | | | | | | | | | ADDX Rs,Rd | R:W NEXT | | | | | | | | | AND.B #xx:8,Rd | R:W NEXT | | | | | | | | | AND.B Rs,Rd | R:W NEXT | | | | | | | | | AND.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | AND.W Rs, Rd | R:W NEXT | | | | | | | | | AND.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | AND.L ERS,ERd | R:W 2nd | R:W NEXT | | | | | | | | ANDC #xx:8,CCR | R:W NEXT | | | | | | | | | BAND #xx:3,Rd | R:W NEXT | | | | | | | | | BAND #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BAND #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BRA d:8 (BT d;8) | R:W NEXT | R:W EA | | | | | | | | BRN d:8 (BF d;8) | R:W NEXT | R:W EA | | | | | | | | BHI d:8 | R:W NEXT | R:W EA | | | | | | | | BLS d:8 | R:W NEXT | R:W EA | | | | | | | | BCC d:8 (BHS d;8) | R:W NEXT | R:W EA | | | | | | | | BCS d:8 (BLO d;8) | R:W NEXT | R:W EA | | | | | | | | BNE d:8 | R:W NEXT | R:W EA | | | | | | | | BEQ d:8 | R:W NEXT | R:W EA | | | | | | | | BVC d:8 | R:W NEXT | R:W EA | | | | | | | | BVS d:8 | R:W NEXT | R:W EA | | | | | | | | BPL d:8 | R:W NEXT | R:W EA | | | | | | | | BMI d:8 | R:W NEXT | R:W EA | | | | | | | | Instruction | - | 2 | ю | 4 | 5 | 9 | 7 | 8 | |---------------------|----------|---------------------------------|--------|---|---|---|---|---| | BGE d:8 | R:W NEXT | R:W EA | | | | | | | | BLT d:8 | R:W NEXT | R:W EA | | | | | | | | BGT d:8 | R:W NEXT | R:W EA | | | | | | | | BLE d:8 | R:W NEXT | R:W EA | | | | | | | | BRA d:16 (BT d;16) | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BRN d:16 (BF d;16) | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BHI d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BLS d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BCC d:16 (BHS d;16) | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BCS d:16 (BLO d;16) | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BNE d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BEQ d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BVC d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BVS d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BPL d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BMI d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BGE d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BLT d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BGT d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | BLE d:16 | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | Instruction | - | 2 | 8 | 4 | 5 | 9 | 2 | 80 | |-------------------|----------|--------|----------|--------|---|---|---|----| | BCLR #xx:3,Rd | R:W NEXT | | | | | | | | | BCLR #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BCLR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BCLR Rn,Rd | R:W NEXT | | | | | | | | | BCLR Rn,@ERd | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BCLR Rn,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BIAND #xx:3,Rd | R:W NEXT | | | | | | | | | BIAND #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BIAND #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BILD #xx:3,Rd | R:W NEXT | | | | | | | | | BILD #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BILD #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BIOR #xx:8,Rd | R:W NEXT | | | | | | | | | BIOR #xx:8, @ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BIOR #xx:8, @aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BIST #xx:3,Rd | R:W NEXT | | | | | | | | | BIST #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BIST #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BIXOR #xx:3,Rd | R:W NEXT | | | | | | | | | BIXOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BIXOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BLD #xx:3,Rd | R:W NEXT | | | | | | | | | BLD #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BLD #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BNOT #xx:3,Rd | R:W NEXT | | | | | | | | | BNOT #xx:3, @ERd | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BNOT #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BNOT Rn,Rd | R:W NEXT | | | | | | | | | BNOT Rn,@ERd | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BNOT Rn,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BOR #xx:3,Rd | R:W NEXT | | | | | | | | | BOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BSET #xx:3,Rd | R:W NEXT | | | | | | | | | BSET #xx:3,@ERd | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BSET #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | Instruction | | - | 2 | က | 4 | 5 | 9 | 7 | 8 | |-------------------|----------|----------|------------------------------|---------------|---------------|-------------------------------|-----------|---|---| | BSET Rn,Rd | | R:W NEXT | | | | | | | | | BSET Rn,@ERd | | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BSET Rn,@aa:8 | | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BRS d:8 | Normal | R:W NEXT | R:W EA | W:W Stack | | | | | | | | Advanced | R:W NEXT | R:W EA | W:W Stack (H) | W:W Stack (L) | | | | | | BRS d:16 | Normal | R:W 2nd | Internal operation, 2 states | R:W EA | W:W Stack | | | | | | | Advanced | R:W 2nd | Internal operation, 2 states | R:W EA | W:W Stack (H) | W:W Stack (L) | | | | | BST #xx:3,Rd | | R:W NEXT | | | | | | | | | BST #xx:3,@ERd | | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BST #xx:3,@aa:8 | | R:W 2nd | R:B EA | R:W NEXT | W:B EA | | | | | | BTST #xx:3,Rd | | R:W NEXT | | | | | | | | | BTST #xx:3,@ERd | | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BTST #xx:3,@aa:8 | | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BTST Rn,Rd | | R:W NEXT | | | | | | | | | BTST Rn,@ERd | | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BTST Rn,@aa:8 | | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BXOR #xx:3,Rd | | R:W NEXT | | | | | | | | | BXOR #xx:3, @ERd | | R:W 2nd | R:B EA | R:W NEXT | | | | | | | BXOR #xx:3, @aa:8 | | R:W 2nd | R:B EA | R:W NEXT | | | | | | | CMP.B #xx:8,Rd | | R:W NEXT | | | | | | | | | CMP.B Rs,Rd | | R:W NEXT | | | | | | | | | CMP.W #xx:16,Rd | | R:W 2nd | R:W NEXT | | | | | | | | CMP.W Rs,Rd | | R:W NEXT | | | | | | | | | CMP.L #xx:32,ERd | | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | CMP.L ERS,ERd | | R:W NEXT | | | | | | | | | DAA Rd | | R:W NEXT | | | | | | | | | DAS Rd | | R:W NEXT | | | | | | | | | DEC.B Rd | | R:W NEXT | | | | | | | | | DEC.W #1/2,Rd | | R:W NEXT | | | | | | | | | DEC.L #1/2,ERd | | R:W NEXT | | | | | | | | | DIVXS.B Rs,Rd | | R:W 2nd | R:W NEXT | | | Internal operation, 12 states | 12 states | | | | DIVXS.W Rs,ERd | | R:W 2nd | R:W NEXT | | | Internal operation, 20 states | 20 states | | | | DIVXU.B Rs,Rd | | R:W NEXT | | | Internal | Internal operation, 12 states | | | | | DIVXU.W Rs,ERd | | R:W NEXT | | | Internal | Internal operation, 20 states | | | | | EEPMOV.B | | R:W 2nd | R:B EAs *1 | R:B EAd *1 | R:B EAs *2 | W:B EAd *2 | R:W NEXT | | | | EEPMOV.W | | R:W 2nd | R:B EAs *1 | R:B EAd *1 | R:B EAs *2 | W:B EAd *2 | R:W NEXT | | | | Instruction | | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | |----------------------|----------|----------|---------------------------------|---------------------------------|---------------------------------|---------------|--------|---|---| | EXTS.W Rd | | R:W NEXT | | | | | | | | | EXTS.L ERd | | R:W NEXT | | | | | | | | | EXTU.W Rd | | R:W NEXT | | | | | | | | | EXTU.L ERd | | R:W NEXT | | | | | | | | | INC.B Rd | | R:W NEXT | | | | | | | | | INC.W #1/2,Rd | | R:W NEXT | | | | | | | | | INC.L #1/2,ERd | | R:W NEXT | | | | | | | | | JMP @ERn | | R:W NEXT | R:W EA | | | | | | | | JMP @aa:24 | | R:W 2nd | Internal operation,<br>2 states | R:W EA | | | | | | | JMP @ @aa:8 | Normal | R:W NEXT | R:W aa:8 | Internal operation,<br>2 states | R:W EA | | | | | | | Advanced | R:W NEXT | R:W aa:8 | R:W aa:8 | Internal operation,<br>2 states | R:W EA | | | | | JSR @ERn | Normal | R:W NEXT | R:W EA | W:W Stack | | | | | | | | Advanced | R:W NEXT | R:W EA | W:W Stack (H) | W:W Stack (L) | | | | | | JSR @aa:24 | Normal | R:W 2nd | Internal operation,<br>2 states | R:W EA | W:W Stack | | | | | | | Advanced | R:W 2nd | Internal operation,<br>2 states | R:W EA | W:W Stack (H) | W:W Stack (L) | | | | | JSR @@aa:8 | Normal | R:W NEXT | R:W aa:8 | W:W Stack | R:W EA | | | | | | | Advanced | R:W NEXT | R:W aa:8 | R:W aa:8 | W:W Stack (H) | W:W Stack (L) | R:W EA | | | | LDC #xx:8,CCR | | R:W NEXT | | | | | | | | | LDC Rs,CCR | | R:W NEXT | | | | | | | | | LDC @ERs,CCR | | R:W 2nd | R:W NEXT | R:WEA | | | | | | | LDC @(d:16,ERs),CCR | R | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | LDC @(d:24,ERs),CCR | 8 | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | R:W EA | | | | LDC @ERs+,CCR | | R:W 2nd | R:W NEXT | Internal operation,<br>2 states | R:W EA | | | | | | LDC @aa:16,CCR | | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | LDC @aa:24,CCR | | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | MOV.B #xx:8,Rd | | R:W NEXT | | | | | | | | | MOV.B Rs,Rd | | R:W NEXT | | | | | | | | | MOV.B @ERs,Rd | | R:W NEXT | R:B EA | | | | | | | | MOV.B @(d:16,ERs),Rd | ,Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | MOV.B @(d:24,ERs),Rd | ,Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:B EA | | | | | Instruction | - | 2 | ъ | 4 | 5 | 9 | 7 | 8 | |-------------------------|----------|---------------------------------|---------------------------------|----------|----------|--------|----------|---| | MOV.B @ERs+,Rd | R:W NEXT | Internal operation,<br>2 states | R:B EA | | | | | | | MOV.B @aa:8,Rd | R:W NEXT | R:B EA | | | | | | | | MOV.B @aa:16,Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | MOV.B @aa:24,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | MOV.B Rs,@ERd | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs, @ (d:16, ERd) | R:W 2nd | R:W NEXT | W:B EA | | | | | | | MOV.B Rs, @ (d:24, ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:B EA | | | | | MOV.B Rs,@-ERd | R:W NEXT | Internal operation,<br>2 states | W:B EA | | | | | | | MOV.B Rs, @aa:8 | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs,@aa:16 | R:W 2nd | R:W NEXT | W:B EA | | | | | | | MOV.B Rs,@aa:24 | R:W 2nd | R:W 3rd | R:W NEXT | W:B EA | | | | | | MOV.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | MOV.W Rs, Rd | R:W NEXT | | | | | | | | | MOV.W @ERs,Rd | R:W NEXT | R:W EA | | | | | | | | MOV.W @(d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | MOV.W @(d:24,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | MOV.W @ERs+,Rd | R:W NEXT | Internal operation,<br>2 states | R:W EA | | | | | | | MOV.W @aa:16,Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | MOV.W @aa:24,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | MOV.W Rs, @ERd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs, @ (d:16, ERd) | R:W 2nd | R:W NEXT | W:W EA | | | | | | | MOV.W Rs, @ (d:24, ERd) | R:W 2nd | R:W 3rd | R:E 4th | R:W NEXT | W:W EA | | | | | MOV.W Rs, @-ERd | R:W NEXT | Internal operation,<br>2 states | W:W EA | | | | | | | MOV.W Rs, @aa:16 | R:W 2nd | R:W NEXT | W:W EA | | | | | | | MOV.W Rs, @aa:24 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | MOV.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | MOV.L ERS,ERd | R:W NEXT | | | | | | | | | MOV.L @ERS,ERd | R:W 2nd | R:W NEXT | R:W EA | R:W EA+2 | | | | | | MOV.L @(d:16,ERs),ERd | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | R:W EA+2 | | | | | MOV.L @(d:24,ERs),ERd | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | R:W EA | R:W EA+2 | | | MOV.L @ERs+,ERd | R:W 2nd | R:W NEXT | Internal operation,<br>2 states | R:W EA | R:W EA+2 | | | | | Instruction | - | 2 | ъ | 4 | 5 | 9 | 7 | 8 | |-----------------------|----------|----------------------------------------|--------------------------------------------|---------------|-------------------------------|-------------|----------|---| | MOV.L @aa:16,ERd | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | R:W EA+2 | | | | | MOV.L @aa:24,ERd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | R:W EA+2 | | | | MOV.L ERS, @ERd | R:W 2nd | R:W NEXT | W:W EA | W:W EA+2 | | | | | | MOV.L ERs,@(d:16,ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | MOV.L ERs,@(d:24,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | W:W EA+2 | | | MOV.L ERs,@-ERd | R:W 2nd | R:W NEXT | Internal operation,<br>2 states | W:W EA | W:W EA+2 | | | | | MOV.L ERs,@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | W:W EA+2 | | | | | MOV.L ERs,@aa:24 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | W:W EA+2 | | | | MOVFPE @aa:16,Rd | R:W 2nd | Internal operation,<br>2 states | R:W *3 EA | | | | | | | MOVTPE Rs,@aa:16 | R:W 2nd | Internal operation, W:B *3 EA 2 states | W:B *3 EA | | | | | | | MULXS.B Rs,Rd | R:W 2nd | R:W NEXT | | | Internal operation, 12 states | , 12 states | | | | MULXS.W Rs, ERd | R:W 2nd | R:W NEXT | | | Internal operation, 20 states | , 20 states | | | | MULXU.B Rs,Rd | R:W NEXT | | | Internal op | Internal operation, 12 states | | | | | MULXU.W Rs,ERd | R:W NEXT | | | Internal op | Internal operation, 20 states | | | | | NEG.B Rd | R:W NEXT | | | | | | | | | NEG.W Rd | R:W NEXT | | | | | | | | | NEG.L ERd | R:W NEXT | | | | | | | | | NOP | R:W NEXT | | | | | | | | | NOT.B Rd | R:W NEXT | | | | | | | | | NOT.W Rd | R:W NEXT | | | | | | | | | NOT.L ERd | R:W NEXT | | | | | | | | | OR.B #xx:8,Rd | R:W NEXT | | | | | | | | | OR.B Rs,Rd | R:W NEXT | | | | | | | | | OR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | OR.W Rs,Rd | R:W NEXT | | | | | | | | | OR.L #xx:32,ERd | R:W 2nd | R:W rd | R:W NEXT | | | | | | | OR.L ERS,ERd | R:W 2nd | R:W NEXT | | | | | | | | ORC #xx:8,CCR | R:W NEXT | | | | | | | | | POP.W Rn | R:W NEXT | Internal operation,<br>2 states | R:W Stack | | | | | | | POP.L ERn | R:W 2nd | R:W NEXT | Internal operation, R:W Stack (H) 2 states | R:W Stack (H) | R:W Stack (L) | | | | | Instruction | | 1 | 2 | 8 | 4 | 5 | 9 | 7 | 80 | |-------------|----------|----------|----------------------------------------|---------------------------------|---------------------------------------|---------------|---|---|----| | PUSH.W Rn | | R:W NEXT | Internal operation, W:W Stack 2 states | W:W Stack | | | | | | | PUSH.L ERn | | R:W 2nd | R:W NEXT | Internal operation,<br>2 states | W:W Stack (L) | W:W Stack (H) | | | | | ROTL.B Rd | | R:W NEXT | | | | | | | | | ROTL.W Rd | | R:W NEXT | | | | | | | | | ROTL.L ERd | | R:W NEXT | | | | | | | | | ROTR.B Rd | | R:W NEXT | | | | | | | | | ROTR.W Rd | | R:W NEXT | | | | | | | | | ROTR.L ERd | | R:W NEXT | | | | | | | | | ROTXL.B Rd | | R:W NEXT | | | | | | | | | ROTXL.W Rd | | R:W NEXT | | | | | | | | | ROTXL.L ERd | | R:W NEXT | | | | | | | | | ROTXR.B Rd | | R:W NEXT | | | | | | | | | ROTXR.W Rd | | R:W NEXT | | | | | | | | | ROTXR.L ERd | | R:W NEXT | | | | | | | | | RTE | | R:W NEXT | R:W Stack (H) | R:W Stack (L) | Internal operation, 2 states | R:W (*4) | | | | | RTS | Normal | R:W NEXT | R:W Stack | Internal operation,<br>2 states | R:W (*4) | | | | | | Ad | Advanced | R:W NEXT | R:W Stack (H) | R:W Stack (L) | Internal operation, R:W (*4) 2 states | R:W (*4) | | | | | SHAL.B Rd | | R:W NEXT | | | | | | | | | SHAL.W Rd | | R:W NEXT | | | | | | | | | SHAL.L ERd | | R:W NEXT | | | | | | | | | SHAR.B Rd | | R:W NEXT | | | | | | | | | SHAR.W Rd | | R:W NEXT | | | | | | | | | SHAR.L ERd | | R:W NEXT | | | | | | | | | SHLL.B Rd | | R:W NEXT | | | | | | | | | SHLL.W Rd | | R:W NEXT | | | | | | | | | SHLL.L ERd | | R:W NEXT | | | | | | | | | SHLR.B Rd | | R:W NEXT | | | | | | | | | SHLR.W Rd | | R:W NEXT | | | | | | | | | SHLR.L ERd | | R:W NEXT | | | | | | | | | SLEEP | | R:W NEXT | | | | | | | | | STC CCR,Rd | | R:W NEXT | | | | | | | | | Instruction | | 1 | 2 | 3 | 4 | 5 | 9 | 7 | 80 | |------------------------------|----------|----------|--------------------------------------------|---------------------------------|---------------|----------|---------------------------------|---------------------------------------|----------| | STC CCR,@ERd | | R:W 2nd | R:W NEXT | W:W EA | | | | | | | STC CCR, @ (d: 16, ERd) | 2d) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | STC CCR, @ (d:24, ERd) | 2d) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | | | | STC CCR,@-ERd | | R:W 2nd | R:W NEXT | Internal operation,<br>2 states | W:W EA | | | | | | STC CCR,@aa:16 | | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | STC CCR,@aa:24 | | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | SUB.B Rs,Rd | | R:W NEXT | | | | | | | | | SUB.W #xx:16,Rd | | R:W 2nd | R:W NEXT | | | | | | | | SUB.W Rs,Rd | | R:W NEXT | | | | | | | | | SUB.L #xx:32,ERd | | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | SUB.L ERS,ERd | | R:W NEXT | | | | | | | | | SUBS #1/2/4,ERd | | R:W NEXT | | | | | | | | | SUBX #xx:8,Rd | | R:W NEXT | | | | | | | | | SUBX Rs,Rd | | R:W NEXT | | | | | | | | | TRAPA #x:2 | Normal | R:W NEXT | Internal operation,<br>2 states | W:W Stack (L) | W:W Stack (H) | R:W VEC | Internal operation,<br>2 states | R:W (*7) | | | | Advanced | R:W NEXT | Internal operation, W:W Stack (L) 2 states | W:W Stack (L) | W:W Stack (H) | R:W VEC | R:W VEC+2 | Internal operation,<br>2 states | R:W (*7) | | XOR.B #xx8,Rd | | R:W NEXT | | | | | | | | | XOR.B Rs,Rd | | R:W NEXT | | | | | | | | | XOR.W #xx:16,Rd | | R:W 2nd | R:W NEXT | | | | | | | | XOR.W Rs,Rd | | R:W NEXT | | | | | | | | | XOR.L #xx:32,ERd | | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | XOR.L ERS,ERd | | R:W 2nd | R:W NEXT | | | | | | | | XORC #xx:8,CCR | | R:W NEXT | | | | | | | | | Reset exception handling | Normal | R:W VEC | Internal operation,<br>2 states | R:W (*5) | | | | | | | | Advanced | R:W VEC | R:W VEC+2 | Internal operation,<br>2 states | R:W (*5) | | | | | | Interrupt exception handling | Normal | R:W (*6) | Internal operation,<br>2 states | W:W stack (L) | W:W stack (H) | R:W VEC | Internal operation,<br>2 states | R:W (*7) | | | | Advanced | R:W (*6) | Internal operation, W:W stack (L) 2 states | W:W stack (L) | W:W stack (H) | R:W VEC | R:W VEC+2 | Internal operation, R:W (*7) 2 states | R:W (*7) | Notes: 1. EAs is the contents of ER5. EAd is the contents of R6. - 2. EAs is the contents of ER5. EAd is the contents of R6. Both registers are incremented by 1 after execution of the instruction. n is the initial value of R4L or R4. If n = 0, these bus cycles are not executed. - 3. The number of states required for byte read or write varies from 9 to 16. - 4. Starting address after return. - 5. Starting address of the program. - Prefetch address, equal to two plus the PC value pushed on the stack. In recovery from sleep mode or software standby mode the read operation is replaced by an internal operation. - 7. Starting address of the interrupt-handling routine. - 8. NEXT: Next address after the current instruction. 2nd: Address of the second word of the current instruction. 3rd: Address of the third word of the current instruction. 4th: Address of the fourth word of the current instruction. 5th: Address of the fifth word of the current instruction. EA: Effective address. VEC: Vector address. # Section 3 Processing States ### 3.1 Overview The CPU has five main processing states: the program execution state, exception handling state, power-down state, reset state, and bus-released state. The power-down state includes sleep mode, software standby mode, and hardware standby mode. Figure 3.1 shows a diagram of the processing states. Figure 3.2 indicates the state transitions. For details, refer to the relevant microcontroller hardware manual. Figure 3.1 Processing States Figure 3.2 State Transitions ## 3.2 Program Execution State In this state the CPU executes program instructions in normal sequence. # 3.3 Exception-Handling State The exception-handling state is a transient state that occurs when the CPU alters the normal program flow due to a reset, interrupt, or trap instruction. The CPU fetches a starting address from the exception vector table and branches to that address. In interrupt exception handling the CPU references the stack pointer (ER7) and saves the program counter and condition-code register. ## 3.3.1 Types of Exception Handling and Their Priority Exception handling is performed for resets, interrupts, and trap instructions. Table 3.1 indicates the types of exception handling and their priority. **Table 3.1** Exception Handling Types and Priority | Priority | Type of Exception | <b>Detection Timing</b> | Start of Exception Handling | |----------|-------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | High | Reset | Synchronized with clock | Exception handling starts immediately when RES changes from low to high | | | Interrupt | End of instruction execution (see note) | When an interrupt is requested, exception handling starts at the end of the current instruction or current exception-handling sequence | | <br>Low | Trap instruction | When TRAPA instruction is executed | Exception handling starts when a trap (TRAPA) instruction is executed | Note: Interrupts are not detected at the end of the ANDC, ORC, XORC, and LDC instructions, or immediately after reset exception handling. Figure 3.3 classifies the exception sources. For further details about exception sources, vector numbers, and vector addresses refer to the relevant microcontroller hardware manual. Figure 3.3 Classification of Exception Sources ## 3.3.2 Exception-Handling Sequences Reset Exception Handling: Reset exception handling has the highest priority. The reset state is entered when the $\overline{RES}$ signal goes low. Then, if $\overline{RES}$ goes high again, reset exception handling starts when the reset condition is satisfied. Refer to the relevant microcontroller hardware manual for details about the reset condition. When reset exception handling starts the CPU fetches a start address from the exception vector table and starts program execution from that address. All interrupts, including NMI, are disabled during the reset exception-handling sequence and immediately after it ends. Interrupt Exception Handling and Trap Instruction Exception Handling: When these exception-handling sequences begin, the CPU references the stack pointer (ER7) and pushes the program counter and condition-code register on the stack. Next, if the UE bit in the system control register (SYSCR) is set to 1, the CPU sets the I bit in the condition-code register to 1. If the UE bit is cleared to 0, the CPU sets both the I bit and the UI bit in the condition-code register to 1. Then the CPU fetches a start address from the exception vector table and execution branches to that address. The program-counter value pushed on the stack and the start address fetched from the vector table are 16 bits long in normal mode and 24 bits long in advanced mode. Figure 3.4 shows the stack after the exception-handling sequence. Figure 3.4 Stack Structure after Exception Handling #### 3.4 Bus-Released State This is a state in which the bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts except for internal operations. For further details, refer to the relevant microcontroller hardware manual. For further details, refer to the relevant microcontroller hardware manual. ### 3.5 Reset State When the $\overline{RES}$ input goes low all current processing stops and the CPU enters the reset state. The I bit in the condition-code register is set to $\frac{1}{1}$ by a reset. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. #### 3.6 Power-Down State In the power-down state the CPU stops operating to conserve power. There are three modes: sleep mode, software standby mode, and hardware standby mode. For details, refer to the relevant microcontroller hardware manual. ### 3.6.1 Sleep Mode A transition to sleep mode is made if the SLEEP instruction is executed while the software standby bit (SSBY) is cleared to 0. CPU operations stop immediately after execution of the SLEEP instruction. The contents of CPU registers are retained. ## 3.6.2 Software Standby Mode A transition to software standby mode is made if the SLEEP instruction is executed while the SSBY bit is set to 1. The CPU and clock halt and all on-chip supporting modules stop operating. The on-chip supporting modules are reset, but as long as a specified voltage is supplied the contents of CPU registers and on-chip RAM are retained. The I/O ports also remain in their existing states. ## 3.6.3 Hardware Standby Mode A transition to hardware standby mode is made when the STBY input goes low. As in software standby mode, the CPU and clock halt and the on-chip supporting modules are reset, but as long as a specified voltage is supplied, on-chip RAM contents are retained. # Section 4 Basic Timing ### 4.1 Overview The CPU is driven by a clock, denoted by the symbol $\phi$ . One cycle of the clock is referred to as a "state." The memory cycle or bus cycle consists of two or three states. Different methods are used to access on-chip memory, on-chip supporting modules, and external devices. Refer to the relevant microcontroller hardware manual for details. # 4.2 On-Chip Memory (RAM, ROM) For high-speed processing, on-chip memory is accessed in two states. The data bus is 16 bits wide, permitting both byte and word access. Figure 4.1 shows the on-chip memory access cycle. Figure 4.2 shows the pin states. Figure 4.1 On-Chip Memory Access Cycle Figure 4.2 Pin States during On-Chip Memory Access ## 4.3 On-Chip Supporting Modules The on-chip supporting modules are accessed in three states. The data bus is 8 bits or 16 bits wide. Figure 4.3 shows the access timing for the on-chip supporting modules. Figure 4.4 shows the pin states. Figure 4.3 On-Chip Supporting Module Access Cycle Figure 4.4 Pin States during On-Chip Supporting Module Access ## 4.4 External Data Bus The external data bus is accessed with 8-bit or 16-bit bus width in two or three states. Figure 4.5 shows the read timing for two-state or three-state access. Figure 4.6 shows the write timing for two-state or three-state access. In three-state access, wait states can be inserted by the wait-state controller or other means. For further details refer to the relevant microcontroller hardware manual. Figure 4.5 External Device Access Timing (1) Read Timing Figure 4.6 External Device Access Timing (2) Write Timing ## Renesas 16-Bit Single-Chip Microcomputer Software Manual H8/300H Series Publication Date: 1st Edition, August 1993 Rev.3.00, December 13, 2004 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Technical Documentation & Information Department Renesas Kodaira Semiconductor Co., Ltd. Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Refer to "http://www.renesas.com/en/network" for the latest and detailed information. **RENESAS SALES OFFICES** Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852 > 2263-688, Fax: <852 > 2730-6071 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: -655-6213-0200, Fax: <655-6278-8001 http://www.renesas.com # H8/300H Series Software Manual Renesas Technology Corp. 2-6-2, Ote-machi, Chiyoda-ku, Tokyo, 100-0004, Japan