**Preferred Devices** 

# Dual Common Base-Collector Bias Resistor Transistors

# NPN and PNP Silicon Surface Mount Transistors with Monolithic Bias Resistor Network

The BRT (Bias Resistor Transistor) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. These digital transistors are designed to replace a single device and its external resistor bias network. The BRT eliminates these individual components by integrating them into a single device. In the UMC2NT1 series, two complementary BRT devices are housed in the SOT–353 package which is ideal for low power surface mount applications where board space is at a premium.

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- Available in 8 mm, 7 inch/3000 Unit Tape and Reel.

**MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$  unless otherwise noted, common for  $Q_1$  and  $Q_2$ , – minus sign for  $Q_1$  (PNP) omitted)

| Rating                    | Symbol           | Value | Unit |
|---------------------------|------------------|-------|------|
| Collector-Base Voltage    | V <sub>CBO</sub> | 50    | Vdc  |
| Collector-Emitter Voltage | V <sub>CEO</sub> | 50    | Vdc  |
| Collector Current         | Ic               | 100   | mAdc |

#### THERMAL CHARACTERISTICS

| Thermal Resistance – Junction-to-Ambient (surface mounted)  | $R_{\theta JA}$                   | 833            | °C/W |
|-------------------------------------------------------------|-----------------------------------|----------------|------|
| Operating and Storage Temperature Range                     | T <sub>J</sub> , T <sub>stg</sub> | -65 to<br>+150 | °C   |
| Total Package Dissipation @ T <sub>A</sub> = 25°C (Note 1.) | P <sub>D</sub>                    | 150            | mW   |

#### **DEVICE MARKING AND RESISTOR VALUES**

|         |         | Transistor 1 - PNP |        | Transisto | r 2 – NPN |
|---------|---------|--------------------|--------|-----------|-----------|
| Device  | Marking | R1 (K)             | R2 (K) | R1 (K)    | R2 (K)    |
| UMC2NT1 | U2      | 22                 | 22     | 22        | 22        |
| UMC3NT1 | U3      | 10                 | 10     | 10        | 10        |
| UMC5NT1 | U5      | 4.7                | 10     | 47        | 47        |

Device mounted on a FR-4 glass epoxy printed circuit board using the minimum recommended footprint.



# ON Semiconductor®

http://onsemi.com



#### MARKING DIAGRAM



SC-88A/SOT-353 CASE 419A STYLE 6



Ux = Device Markingx = 2.3 or 5

#### ORDERING INFORMATION

| Device  | Package | Shipping <sup>†</sup> |
|---------|---------|-----------------------|
| UMC2NT1 | SC-88A  | 3000/Tape & Reel      |
| UMC3NT1 | SC-88A  | 3000/Tape & Reel      |
| UMC5NT1 | SC-88A  | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

**Preferred** devices are recommended choices for future use and best overall value.

# **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                         |                                                | Symbol               | Min                | Тур                | Max                | Unit |
|----------------------------------------------------------------------------------------|------------------------------------------------|----------------------|--------------------|--------------------|--------------------|------|
| Q1 TRANSISTOR: PNP                                                                     |                                                |                      |                    |                    |                    |      |
| OFF CHARACTERISTICS                                                                    |                                                |                      |                    |                    |                    |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> =                                       | 50 V, I <sub>E</sub> = 0)                      | I <sub>CBO</sub>     | -                  | _                  | 100                | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CB</sub>                                      | I <sub>CEO</sub>                               | -                    | -                  | 500                | nAdc               |      |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = 6.0, I <sub>C</sub> = 0 mA)             | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | I <sub>EBO</sub>     | -<br>-<br>-        | -<br>-<br>-        | 0.2<br>0.5<br>1.0  | mAdc |
| ON CHARACTERISTICS                                                                     |                                                |                      |                    |                    | I                  |      |
| Collector-Base Breakdown Voltage (I <sub>0</sub>                                       | $_{\rm C} = 10  \mu \text{A},  I_{\rm E} = 0)$ | V <sub>(BR)CBO</sub> | 50                 | _                  | _                  | Vdc  |
| Collector-Emitter Breakdown Voltage                                                    | $(I_C = 2.0 \text{ mA}, I_B = 0)$              | V <sub>(BR)CEO</sub> | 50                 | _                  | _                  | Vdc  |
| DC Current Gain<br>(V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                   | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | h <sub>FE</sub>      | 60<br>35<br>20     | 100<br>60<br>35    | -<br>-<br>-        |      |
| Collector–Emitter Saturation Voltage (                                                 | $I_C = 10 \text{ mA}, I_B = 0.3 \text{ mA})$   | V <sub>CE(SAT)</sub> | _                  | -                  | 0.25               | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub>                           | = 2.5 V, R <sub>L</sub> = 1.0 kΩ)              | V <sub>OL</sub>      | -                  | -                  | 0.2                | Vdc  |
| Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub>                          | = 0.5 V, R <sub>L</sub> = 1.0 kΩ)              | V <sub>OH</sub>      | 4.9                | _                  | -                  | Vdc  |
| Input Resistor                                                                         | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | R1                   | 15.4<br>7.0<br>3.3 | 22<br>10<br>4.7    | 28.6<br>13<br>6.1  | kΩ   |
| Resistor Ratio                                                                         | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | R1/R2                | 0.8<br>0.8<br>0.38 | 1.0<br>1.0<br>0.47 | 1.2<br>1.2<br>0.56 |      |
| Q2 TRANSISTOR: NPN OFF CHARACTERISTICS                                                 | 50 // 1 = 0)                                   | 1 ,                  | _                  | _                  | 100                | nAdc |
| Collector-Base Cutoff Current ( $V_{CB}$ = Collector-Emitter Cutoff Current ( $V_{CB}$ |                                                | I <sub>CBO</sub>     | _                  | _                  | 500                | nAdc |
| Emitter-Base Cutoff Current (V <sub>CB</sub> = 6.0, I <sub>C</sub> = 0 mA)             | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | I <sub>CEO</sub>     | -<br>-<br>-        | -<br>-<br>-        | 0.2<br>0.5<br>0.1  | mAdc |
| ON CHARACTERISTICS                                                                     |                                                |                      |                    |                    |                    |      |
| Collector-Base Breakdown Voltage (I <sub>0</sub>                                       | V <sub>(BR)CBO</sub>                           | 50                   | _                  | _                  | Vdc                |      |
| Collector-Emitter Breakdown Voltage (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)      |                                                | V <sub>(BR)CEO</sub> | 50                 | -                  | _                  | Vdc  |
| DC Current Gain<br>(V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                   | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | h <sub>FE</sub>      | 60<br>35<br>80     | 100<br>60<br>140   | -<br>-<br>-        |      |
| Collector–Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 0.3 mA) |                                                | V <sub>CE(SAT)</sub> | -                  | -                  | 0.25               | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub>                           | V <sub>OL</sub>                                | -                    | -                  | 0.2                | Vdc                |      |
| Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub>                          | = 0.5 V, R <sub>L</sub> = 1.0 kΩ)              | V <sub>OH</sub>      | 4.9                | -                  | -                  | Vdc  |
| Input Resistor                                                                         | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | R1                   | 15.4<br>7.0<br>33  | 22<br>10<br>47     | 28.6<br>13<br>61   | kΩ   |
| Resistor Ratio                                                                         | UMC2NT1<br>UMC3NT1<br>UMC5NT1                  | R1/R2                | 0.8<br>0.8<br>0.8  | 1.0<br>1.0<br>1.0  | 1.2<br>1.2<br>1.2  |      |



Figure 1. Derating Curve

# TYPICAL ELECTRICAL CHARACTERISTICS — UMC2NT1 PNP TRANSISTOR



Figure 2.  $V_{CE(sat)}$  versus  $I_C$ 



Figure 3. DC Current Gain



Figure 4. Output Capacitance



Figure 5. Output Current versus Input Voltage



Figure 6. Input Voltage versus Output Current

# TYPICAL ELECTRICAL CHARACTERISTICS — UMC2NT1 NPN TRANSISTOR



1000 V<sub>CE</sub> = 10 V T<sub>A</sub> = 75°C 25°C 25°C -25°C 100 T<sub>C</sub>, COLLECTOR CURRENT (mA)

Figure 7. V<sub>CE(sat)</sub> versus I<sub>C</sub>

Figure 8. DC Current Gain





Figure 9. Output Capacitance

Figure 10. Output Current versus Input Voltage



Figure 11. Input Voltage versus Output Current

# TYPICAL ELECTRICAL CHARACTERISTICS — UMC3NT1 PNP TRANSISTOR



Figure 12. V<sub>CE(sat)</sub> versus I<sub>C</sub>



Figure 13. DC Current Gain



Figure 14. Output Capacitance



Figure 15. Output Current versus Input Voltage



Figure 16. Input Voltage versus Output Current

# TYPICAL ELECTRICAL CHARACTERISTICS — UMC3NT1 NPN TRANSISTOR



Figure 17. V<sub>CE(sat)</sub> versus I<sub>C</sub>



Figure 18. DC Current Gain



Figure 19. Output Capacitance



Figure 20. Output Current versus Input Voltage



Figure 21. Input Voltage versus Output Current

# TYPICAL ELECTRICAL CHARACTERISTICS — UMC5NT1 PNP TRANSISTOR



Figure 22. V<sub>CE(sat)</sub> versus I<sub>C</sub>



Figure 23. DC Current Gain



Figure 24. Output Capacitance



Figure 25. Output Current versus Input Voltage

# TYPICAL ELECTRICAL CHARACTERISTICS — UMC5NT1 NPN TRANSISTOR



Figure 26. V<sub>CE(sat)</sub> versus I<sub>C</sub>



Figure 27. DC Current Gain



Figure 28. Output Capacitance



Figure 29. Output Current versus Input Voltage



Figure 30. Input Voltage versus Output Current

# INFORMATION FOR USING THE SOT-353/SC-88A SURFACE MOUNT PACKAGE

#### MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS

Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process.



#### SOT-353/SC-88A POWER DISSIPATION

The power dissipation of the SOT–353/SC–88A is a function of the pad size. This can vary from the minimum pad size for soldering to the pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by  $T_{J(max)}$ , the maximum rated junction temperature of the die,  $R\theta_{JA}$ , the thermal resistance from the device junction to ambient; and the operating temperature,  $T_A$ . Using the values provided on the data sheet,  $P_D$  can be calculated as follows.

$$P_D = \frac{T_{J(max)} - T_A}{R_{\theta JA}}$$

The values for the equation are found in the maximum ratings table on the data sheet. Substituting these values into

the equation for an ambient temperature T<sub>A</sub> of 25°C, one can calculate the power dissipation of the device which in this case is 125 milliwatts.

$$P_D = \frac{150^{\circ}C - 25^{\circ}C}{833^{\circ}C/W} = 150 \text{ milliwatts}$$

The 833°C/W assumes the use of the recommended footprint on a glass epoxy printed circuit board to achieve a power dissipation of 150 milliwatts. Another alternative would be to use a ceramic substrate or an aluminum core board such as Thermal Clad™. Using a board material such as Thermal Clad, a higher power dissipation can be achieved using the same footprint.

### **SOLDERING PRECAUTIONS**

The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected.

- Always preheat the device.
- The delta temperature between the preheat and soldering should be 100°C or less.\*
- When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference should be a maximum of 10°C.

- The soldering temperature and time should not exceed 260°C for more than 10 seconds.
- When shifting from preheating to soldering, the maximum temperature gradient should be 5°C or less.
- After soldering has been completed, the device should be allowed to cool naturally for at least three minutes.
   Gradual cooling should be used as the use of forced cooling will increase the temperature gradient and result in latent failure due to mechanical stress.
- Mechanical stress or shock should not be applied during cooling
- \* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device.

#### SOLDER STENCIL GUIDELINES

Prior to placing surface mount components onto a printed circuit board, solder paste must be applied to the pads. A solder stencil is required to screen the optimum amount of solder paste onto the footprint. The stencil is made of brass or stainless steel with a typical thickness of 0.008 inches.

The stencil opening size for the surface mounted package should be the same as the pad size on the printed circuit board, i.e., a 1:1 registration.

#### TYPICAL SOLDER HEATING PROFILE

For any given circuit board, there will be a group of control settings that will give the desired heat pattern. The operator must set temperatures for several heating zones, and a figure for belt speed. Taken together, these control settings make up a heating "profile" for that particular circuit board. On machines controlled by a computer, the computer remembers these profiles from one operating session to the next. Figure 7 shows a typical heating profile for use when soldering a surface mount device to a printed circuit board. This profile will vary among soldering systems but it is a good starting point. Factors that can affect the profile include the type of soldering system in use, density and types of components on the board, type of solder used, and the type of board or substrate material being used. This profile shows temperature versus time.

The line on the graph shows the actual temperature that might be experienced on the surface of a test board at or near a central solder joint. The two profiles are based on a high density and a low density board. The Vitronics SMD310 convection/infrared reflow soldering system was used to generate this profile. The type of solder used was 62/36/2 Tin Lead Silver with a melting point between 177–189°C. When this type of furnace is used for solder reflow work, the circuit boards and solder joints tend to heat first. The components on the board are then heated by conduction. The circuit board, because it has a large surface area, absorbs the thermal energy more efficiently, then distributes this energy to the components. Because of this effect, the main body of a component may be up to 30 degrees cooler than the adjacent solder joints.



Figure 31. Typical Solder Heating Profile

#### PACKAGE DIMENSIONS

SC-88A/SOT-353 5-LEAD PACKAGE CASE 419A-02 ISSUE F



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
- 2. CONTROLLING DIMENSION: INCH.
- 3. 419A-01 OBSOLETE. NEW STANDARD 419A-02.

|     | INCHES    |       | MILLIMETERS |      |  |
|-----|-----------|-------|-------------|------|--|
| DIM | MIN       | MAX   | MIN         | MAX  |  |
| Α   | 0.071     | 0.087 | 1.80        | 2.20 |  |
| В   | 0.045     | 0.053 | 1.15        | 1.35 |  |
| C   | 0.031     | 0.043 | 0.80        | 1.10 |  |
| D   | 0.004     | 0.012 | 0.10        | 0.30 |  |
| G   | 0.026 BSC |       | 0.65 BSC    |      |  |
| Н   |           | 0.004 |             | 0.10 |  |
| J   | 0.004     | 0.010 | 0.10        | 0.25 |  |
| K   | 0.004     | 0.012 | 0.10        | 0.30 |  |
| N   | 0.008 REF |       | 0.20 REF    |      |  |
| S   | 0.079     | 0.087 | 2.00        | 2.20 |  |

STYLE 6:

- PIN 1. EMITTER 2
  - 2. BASE 2

  - 4. COLLECTOR 1
  - 5. BASE 1/COLLECTOR 2

Thermal Clad is a registered trademark of the Bergquist Company.

ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its partnif rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

# LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative