

# Octal, RS-232/RS-423 Line Receiver

# **ADM5180**

#### **FEATURES**

Eight Differential Line Receivers in One Package Meets EIA Standard EIA-232E, 423A, 422A and CCITT V.10, V.11, V.28
Single +5 V Supply Differential Inputs Withstand ±25 V Internal Hysteresis
Low Power CMOS -3.5 mA Supply Current TTL/CMOS Compatible Outputs
Available in 28-Pin DIP and PLCC Packages
Low Power Replacement for UC5180C/NE5180

APPLICATIONS
High Speed Communication
Computer I-O Ports
Peripherals
High Speed Modems
Printers
Logic Level Translation

#### **GENERAL DESCRIPTION**

The ADM5180 is an octal differential line receiver suitable for a wide range of digital communication systems with data rates up to 200 kB/s. Input signals conforming to EIA Standards 232-E, 422A and CCITT V.10, V.11, V.28, X.26, and X.27 are accepted and translated into TTL/CMOS output signal levels.

The ADM5180 is a superior upgrade for the UC5180C and the NE5180. It is fabricated on an advanced BiCMOS process, allowing high speed bipolar circuitry to be combined with low power CMOS. This minimizes the power consumption to less than 25 mW.

A failsafe function ensures a known output state under a variety of input fault conditions as defined in RS-422A and RS-423A. The failsafe function is controlled by FS1 and FS2. Each controls four receivers. With FS = Low and a fault condition the output is forced low while if FS = High, the output is forced high.

The device is available in both 28-pin DIP and 28-lead PLCC packages.

### FUNCTIONAL BLOCK DIAGRAM



**Truth Table** 

| Differential Input<br>(+) - (-) | Failsafe Input<br>FS1, FS2 | Receiver<br>Logic Output |  |  |
|---------------------------------|----------------------------|--------------------------|--|--|
| >200 mV                         | X                          | Н                        |  |  |
| <-200 mV                        | X                          | L                        |  |  |
| O/C                             | L                          | L                        |  |  |
| S/C                             | L                          | L                        |  |  |
| O/C                             | H                          | Н                        |  |  |
| S/C                             | Н                          | Н                        |  |  |

# $\label{eq:added} \textbf{ADM5180-SPECIFICATIONS} \ \ (V_{DD} = +5 \ \text{V} \pm 5\%, \ \text{Input Common-Mode Range} = \pm 7 \ \text{V}. \ \text{All Specifications } \ T_{\text{MIN}} \ \text{to T}_{\text{MAX}} \ \text{unless otherwise noted.})$

| Parameter                                   | Min   | Тур | Max  | Units | Test Conditions/Comments                                                                                  |
|---------------------------------------------|-------|-----|------|-------|-----------------------------------------------------------------------------------------------------------|
| POWER REQUIREMENTS                          |       |     |      |       |                                                                                                           |
| $ m V_{DD}$                                 | 4.75  |     | 5.25 | V     |                                                                                                           |
| ${ m I}_{ m DD}$                            |       | 3.5 | 5    | mA    |                                                                                                           |
| INPUTS                                      |       |     |      |       |                                                                                                           |
| Input Resistance, R <sub>IN</sub>           | 3     |     | 7    | kΩ    | $3 \text{ V} \leq  V_{\text{IN}}  \leq 25 \text{ V}$                                                      |
| Differential Input High Threshold, $V_{TH}$ | 50    |     | 200  | mV    | $R_S = 0 \Omega$ , $V_{OUT} = 2.7 V$ , $I_{OUT} = -440 \mu A$ , See Figure 1                              |
|                                             |       |     | 400  | mV    | $R_S = 500~\Omega$ , $V_{OUT} = 2.7~V$ , $I_{OUT} = -440~\mu A$ , See Figure 1                            |
| Differential Input Low Threshold, $V_{TL}$  | -200  |     | -50  | mV    | $R_S = 0 \Omega$ , $V_{OUT} = 0.45 V$ , $I_{OUT} = 8 mA$ , See Figure 1                                   |
|                                             | -400  |     |      | mV    | $R_S = 500 \Omega$ , $V_{OUT} = 0.45 V$ , $I_{OUT} = 8 mA$ , See Figure 1                                 |
| Hysteresis, $V_H$                           | 50    |     | 140  | mV    | FS1, FS2 = 0 V or $V_{DD}$ , See Figure 1                                                                 |
| Open Circuit Input Voltage, $V_{IOC}$       |       |     | 60   | mV    |                                                                                                           |
| Input Capacitance                           |       |     | 20   | pF    |                                                                                                           |
| Input Current, $I_{IN}$                     |       |     | 3.25 | mA    | $V_{IN} = +10 \text{ V}$                                                                                  |
|                                             | -3.25 |     |      | mA    | $V_{\rm IN} = -10 \text{ V}$                                                                              |
| OUTPUTS                                     |       |     |      |       |                                                                                                           |
| High Level Output Voltage, V <sub>OH</sub>  | 2.7   |     |      | V     | $V_{ID} = 1.0 \text{ V}, I_{OUT} = -440 \mu\text{A}$                                                      |
| Low Level Output Voltage , Vol              |       |     | 0.4  | V     | $V_{\rm ID} = -1.0 \text{ V}, I_{\rm OUT} = 4 \text{ mA}$                                                 |
|                                             |       |     | 0.45 | V     | $V_{ID} = -1.0 \text{ V}, I_{OUT} = 8 \text{ mA}, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}$        |
| Short Circuit O/P Current, I <sub>OS</sub>  |       |     | 100  | mA    | Note 1                                                                                                    |
| FAILSAFE FUNCTION                           |       |     |      |       |                                                                                                           |
| Failsafe Output Voltage, $V_{\text{OFS}}$   |       |     |      |       | Inputs Open or Shorted Together or One Input Open and One Grounded                                        |
|                                             |       |     | 0.40 | V     | $0 \le I_{OUT} \le 4 \text{ mA}$ ; FS1, FS2 = 0 V                                                         |
|                                             |       |     | 0.45 | V     | $0 \le I_{OUT} \le 8 \text{ mA}, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}; FS1, FS2 = 0 \text{ V}$ |
|                                             | 2.7   |     |      | V     | $0 \ge I_{OUT} \ge -400 \mu\text{A}$ ; FS1, FS2 = $V_{DD}$                                                |
| FS1, FS2 Input Current                      | -10   |     | +10  | μA    |                                                                                                           |

Specifications subject to change without notice.

# TIMING CHARACTERISTICS ( $V_{DD}$ = +5 V $\pm$ 5%. All Specifications $T_{MIN}$ to $T_{MAX}$ unless otherwise noted)

| Parameter                                                      | Min | Тур | Max        | Units      | <b>Test Conditions/Comments</b>                                                                               |
|----------------------------------------------------------------|-----|-----|------------|------------|---------------------------------------------------------------------------------------------------------------|
| Propagation Delay–Low to High<br>Propagation Delay–High to Low |     |     | 550<br>550 | ns<br>ns   | $C_{L} = 50 \text{ pF}, V_{IN} = \pm 500 \text{ mV}$<br>$C_{L} = 50 \text{ pF}, V_{IN} = \pm 500 \text{ mV}$  |
| Acceptable Input Frequency<br>Rejectable Input Frequency       | 5.5 |     | 0.1        | MHz<br>MHz | Unused Input Grounded, $V_{\rm IN} = \pm 200~{\rm mV}$ Unused Input Grounded, $V_{\rm IN} = \pm 500~{\rm mW}$ |

-2-

Specifications subject to change without notice.

REV. 0

 $<sup>\</sup>underset{^{1}\text{Only}}{\text{NOTE}}$  one output may be shorted at any time.

#### ABSOLUTE MAXIMUM RATINGS1

| $(T_A = 25^{\circ}C \text{ unless otherwise noted})$     |
|----------------------------------------------------------|
| $V_{\text{DD}}  \dots  +7 \; V$                          |
| Common-Mode Input Voltage $\ \dots \ +15\ V$             |
| Differential Input Voltage +25 V                         |
| Failsafe Voltage $\ldots$ –0.3 V to $V_{\text{CC}}$      |
| Output Short Circuit Duration Continuous <sup>2</sup>    |
| Power Dissipation Plastic DIP 1250 mW                    |
| (Derate at 12.5 mW/°C Above +50°C)                       |
| $\theta_{JA}$ , Thermal Impedance                        |
| Power Dissipation PLCC 1000 mW                           |
| (Derate at 12.5 mW/ $^{\circ}$ C Above +50 $^{\circ}$ C) |
| $\theta_{\text{JA}},$ Thermal Impedance $\hdots$ +80°C/W |

| Operating Temperature Range               |
|-------------------------------------------|
| Commercial ( J Version) 0°C to +70°C      |
| Industrial (A Version)40°C to +80°C       |
| Lead Temperature (Soldering 10 sec)+300°C |
| Vapour Phase (60 sec)                     |
| Infrared (15 sec) +220°C                  |

### NOTES

<sup>1</sup>This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADM5180 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.





Figure 1.  $V_{TL'}$   $V_{TH'}$   $V_H$  Definition



Figure 3. Timing Waveform



Figure 2. Timing Test Load

## **ORDERING GUIDE**

| Model     | Temperature Range | Package Option |  |  |
|-----------|-------------------|----------------|--|--|
| ADM5180JN | 0°C to +70°C      | N-28           |  |  |
| ADM5180AN | -40°C to +85°C    | N-28           |  |  |
| ADM5180JP | 0°C to +70°C      | P-28A          |  |  |
| ADM5180AP | -40°C to +85°C    | P-28A          |  |  |

REV. 0 -3-

<sup>&</sup>lt;sup>2</sup>Only one output should be shorted at any time.

#### PIN CONFIGURATIONS



### **PLCC**



### PIN DESCRIPTION

| Mnemonic        | Function                                          |
|-----------------|---------------------------------------------------|
| $V_{DD}$        | Power Supply Input, 5 V $\pm$ 5%.                 |
| GND             | Ground Pin. Must be connected to 0 V.             |
| A+ H+           | Noninverting Input to Differential Receivers      |
|                 | A to H.                                           |
| AH-             | Inverting Input to Differential Receivers A to H. |
| $A_o \dots H_o$ | Receiver Outputs A to H.                          |
|                 | A through D and FS2 controls receivers            |
|                 | E through H.                                      |
| FS1, FS2        | Failsafe Control Inputs. FS1 controls receivers   |
|                 | A through D and FS2 control Receiver              |
|                 | E through H.                                      |

# APPLICATIONS INFORMATION FAILSAFE OPERATION

The ADM5180 provides a failsafe operating mode to guard against input fault conditions as defined in RS-422A and RS-423A standards. The fault conditions are (1) Driver in power-off condition, (2) Receiver not interconnected with Driver, (3) Open-circuited interconnecting cable, and (4) Short-circuited interconnecting cable. If any of these four fault conditions occurs at the inputs of a receiver, then the output of that receiver is driven to a known logic level. The failsafe level is programmed using the failsafe (FS) input. There are two failsafe inputs, FS1 and FS2 which each control four receivers. FSI controls receivers A . . . D and FS2 controls receivers E . . . H. A connection to  $V_{\rm DD}$  on the failsafe input sets the output high under fault conditions while a connection to GND sets the output low.

| FS1, FS2        | Output During Fault Condition |
|-----------------|-------------------------------|
| V <sub>DD</sub> | High                          |
| GND             | Low                           |

### **Input Filtering**

The ADM5180 contains internal low pass filtering for additional noise rejection. Frequencies above the passband will be rejected. For the specified input (5.5 MHz at  $\pm 500$  mV) the input stage attenuates the signal such that the threshold levels are not reached and therefore no change of state occurs on the output. The filtering is a function of both amplitude and and frequency. As the signal amplitude decreases then the rejected frequency will decrease.

-4- REV. 0



Figure 4. EIA-232/V.28 Data Transmission



Figure 5. RS-422A/V.11 Data Transmission

# **Typical Performance Characteristics**



Figure 6. Supply Current vs. Temperature



Figure 7. Supply Current vs. Supply Voltage

REV. 0 -5-

# ADM5180



Figure 8. Propagation Delay vs. Amplitude



Figure 10. Rejectable Input Frequency vs. Amplitude



Figure 9. High Level Output Voltage vs. Output Source Current



Figure 11. Low Level Output Voltage vs. Output Sink Current

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

-6-



# 28-Lead Plastic Leaded Chip Carrier (PLCC) (P Suffix)



REV. 0