

#### **Features and Benefits**

- Micropower operation
- Operate with north or south pole
- 2.4 to 5.5 V battery operation
- Chopper stabilized
  - Superior temperature stability
  - Extremely low switchpoint drift
  - Insensitive to physical stress
- High ESD protection
- Solid state reliability
- Small size
- Easily assembly into applications due to magnetic pole independence

#### **Packages**



#### Description

The A3213 and A3214 integrated circuits are ultra-sensitive, pole independent Hall-effect switches with a latched digital output. They are especially suited for operation in battery-operated, hand-held equipment such as cellular and cordless telephones, pagers, and palmtop computers. A 2.4 to 5.5 V operation and a unique clocking scheme reduce the average operating power requirements – the A3213 to 825  $\mu$ W, the A3214 to 14  $\mu$ W (typical, at 2.75 V)! Except for operating duty cycle and average operating current, the A3213 and A3214 are identical.

Unlike other Hall-effect switches, either a north or south pole of sufficient strength will turn the output on; in the absence of a magnetic field, the output is off. The polarity independence and minimal power requirement allows these devices to easily replace reed switches for superior reliability and ease of manufacturing, while eliminating the requirement for signal conditioning.

Improved stability is made possible through chopper stabilization (dynamic offset cancellation), which reduces the residual offset voltage normally caused by device overmolding, temperature dependencies, and thermal stress.

Continued on the next page...

#### **Functional Block Diagram**



# A3213 and A3214

## Micropower Ultra-Sensitive Hall-Effect Switches

#### **Description (continued)**

These devices include, on a single silicon chip, a Hall-voltage generator, small-signal amplifier, chopper stabilization, a latch, and a MOSFET output. Advanced BiCMOS processing is used to take advantage of low-voltage and low-power requirements, component matching, very low input-offset errors, and small component geometries.

Range 'E' devices are rated for operation over a temperature range of -40°C to 85°C; range 'L' devices are rated for operation over a

temperature range of -40°C to 150°C. Two package styles provide a magnetically optimized package for most applications. 'LH' is a miniature low-profile surface-mount package, 'UA' is a three-lead SIP for through-hole mounting. For the A3213, a microleadless DFN/MLP package 'EL' also is available. Each package is available in a lead (Pb) free version (suffix, -T) , with a 100% matte tin plated leadframe.



#### **Product Selection Guide**

| Part Number  | Mounting                       | Packing*                       | Ambient, T <sub>A</sub><br>(°C) | DC<br>(%) | I <sub>DDAVG(TYP)</sub><br>(μ <b>A</b> ) |
|--------------|--------------------------------|--------------------------------|---------------------------------|-----------|------------------------------------------|
| A3213EELLT-T | EL package<br>Surface mount    | 7-in. reel                     |                                 |           |                                          |
| A3213ELHLT-T | LH package<br>Surface Mount    | 3000 pieces/reel               | -40 to 85                       | 25        |                                          |
| A3213EUA-T   | UA package<br>SIP through hole | Bulk<br>500 pieces/bag         |                                 |           | 460                                      |
| A3213LLHLT-T | LH package<br>Surface Mount    | 7-in. reel<br>3000 pieces/reel | 40 to 450                       |           |                                          |
| A3213LUA-T   | UA package<br>SIP through hole | Bulk<br>500 pieces/bag         | -40 to 150                      |           |                                          |
| A3214ELHLT-T | LH package<br>Surface Mount    | 7-in. reel<br>3000 pieces/reel | 40 to 95                        |           |                                          |
| A3214EUA-T   | UA package<br>SIP through hole | Bulk<br>500 pieces/bag         | –40 to 85                       | - 0.10    | 11                                       |
| A3214LLHLT-T | LH package<br>Surface Mount    | 7-in. reel<br>3000 pieces/reel | -40 to 150                      |           |                                          |
| A3214LUA-T   | UA package<br>SIP through hole | Bulk<br>500 pieces/bag         | -40 to 150                      |           |                                          |

<sup>&</sup>lt;sup>1</sup>Contact Allegro for additional packing options.



#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes   | Rating     | Units |
|-------------------------------|----------------------|---------|------------|-------|
| Supply Voltage                | V <sub>DD</sub>      |         | 6          | V     |
| Magnetic Flux Density         | В                    |         | Unlimited  | G     |
| Output Off Voltage            | V <sub>OUT</sub>     |         | 6          | V     |
| Output Current                | I <sub>OUT</sub>     |         | 1          | mA    |
| Operating Ambient Temperature | т.                   | Range E | -40 to 85  | °C    |
| Operating Ambient Temperature | T <sub>A</sub>       | Range L | -40 to 150 | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |         | 165        | °C    |
| Storage Temperature           | T <sub>stg</sub>     |         | -65 to 170 | °C    |

#### **Pin-out Diagrams**

| Number |    | Name    | Description                                          |  |  |
|--------|----|---------|------------------------------------------------------|--|--|
| EL, LH | UA | Ivallie | Description                                          |  |  |
| 1      | 1  | VDD     | Input power supply; tie to GND with bypass capacitor |  |  |
| 3      | 2  | GND     | Ground                                               |  |  |
| 2      | 3  | VOUT    | Output signal                                        |  |  |







**UA Package** 

#### ELECTRICAL CHARACTERISTICS valid over operating voltage and temperature range, unless otherwise noted

| Characteristic         | Symbol               | Test Conditions                                                   | Min. | Typ.1 | Max. | Units |
|------------------------|----------------------|-------------------------------------------------------------------|------|-------|------|-------|
| Supply Voltage Range   | V <sub>DD</sub>      | Operating <sup>1)</sup>                                           | 2.4  | 3.0   | 5.5  | V     |
| Output Leakage Current | I <sub>OFF</sub>     | V <sub>OUT</sub> = 5.5 V, B <sub>RPN</sub> < B < B <sub>RPS</sub> | _    | <1.0  | 1.0  | μA    |
| Output On Voltage      | V <sub>OUT</sub>     | I <sub>OUT</sub> = 1 mA, V <sub>DD</sub> = 3.0 V                  | _    | 100   | 300  | mV    |
| Awake Time             | t <sub>awake</sub>   |                                                                   | _    | 60    | 90   | μs    |
| Period                 | t <sub>period</sub>  | A3213                                                             | _    | 240   | 360  | μs    |
|                        |                      | A3214, T <sub>A</sub> = 25°C, V <sub>DD</sub> = 3 V               | _    | 60    | 90   | ms    |
| Duty Cycle             | DC                   | A3213                                                             | _    | 25    | _    | %     |
|                        |                      | A3214                                                             | _    | 0.10  | _    | %     |
| Chopping Frequency     | f <sub>C</sub>       |                                                                   | _    | 340   | _    | kHz   |
| Supply Current         | I <sub>DD(EN)</sub>  | Chip awake (enabled)                                              | _    | _     | 2.0  | mA    |
|                        | I <sub>DD(DIS)</sub> | Chip asleep (disabled)                                            | _    | _     | 8.0  | μA    |
|                        | I <sub>DD(AVG)</sub> | A3213                                                             | _    | 460   | 850  | μA    |
|                        |                      | A3214                                                             | _    | 11    | 22   | μA    |

 $<sup>^{1}</sup>$ Typical Data is at  $T_A$  = 25 $^{\circ}$ C and  $V_{DD}$  = 3.0 V and is for design information only.

#### MAGNETIC CHARACTERISTICS valid over operating voltage and temperature range, unless otherwise noted1

| Characteristic | Symbol <sup>2</sup> | Test Conditions                     | Min. | Typ.3 | Max. | Units <sup>4</sup> |
|----------------|---------------------|-------------------------------------|------|-------|------|--------------------|
| Operate Points | B <sub>OPS</sub>    | South pole to branded side          | _    | 42    | 70   | G                  |
|                | B <sub>OPN</sub>    | North pole to branded side          | -70  | -48   | _    | G                  |
| Release Points | B <sub>RPS</sub>    | South pole to branded side          | 10   | 32    | _    | G                  |
|                | B <sub>RPN</sub>    | North pole to branded side          | _    | -38   | -10  | G                  |
| Hysteresis     | B <sub>hys</sub>    | B <sub>OPx</sub> - B <sub>RPx</sub> | _    | 10    | _    | G                  |

<sup>&</sup>lt;sup>1</sup>As used here, negative flux densities are defined as less than zero (algebraic convention) and -50 G is less than +10 G.



<sup>&</sup>lt;sup>2</sup>Operate and release points will vary with supply voltage. B<sub>OPx</sub> = operate point (output turns ON); B<sub>RPx</sub> = release point (output turns OFF).

 $<sup>{}^{2}</sup>B_{OPx}$  = operate point (output turns ON);  $B_{RPx}$  = release point (output turns OFF).

 $<sup>^3</sup>$ Typical Data is at  $T_A$  = 25 $^\circ$ C and  $V_{DD}$  = 3.0 V and is for design information only.

<sup>41</sup> gauss (G) is exactly equal to 0.1 millitesla (mT).

#### THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic             | Symbol         | Test Conditions*                                                                           | Value | Units |
|----------------------------|----------------|--------------------------------------------------------------------------------------------|-------|-------|
| Package Thermal Resistance | $R_{	heta JA}$ | Package LH, 1-layer PCB with copper limited to solder pads                                 |       | °C/W  |
|                            |                | Package LH, 2-layer PCB with 0.463 in.2 of copper area each side connected by thermal vias |       | °C/W  |
|                            |                | Package UA, 1-layer PCB with copper limited to solder pads                                 | 165   | °C/W  |

<sup>\*</sup>Additional thermal information available on Allegro website.

#### Power Derating Curve



#### Power Dissipation versus Ambient Temperature





## TYPICAL OPERATING CHARACTERISTICS as a function of temperature ( $V_{DD} = 3 V$ )







## TYPICAL OPERATING CHARACTERISTICS as a function of supply voltage ( $T_A = 25$ °C)







#### **FUNCTIONAL DESCRIPTION**

**Low Average Power.** Internal timing circuitry activates the sensor for  $60~\mu s$  and deactivates it for the remainder of the period (240  $\mu s$  for the A3213 and 60 ms for the A3214). A short "awake" time allows for stabilization prior to the sensor sampling and data latching on the falling edge of the timing pulse. The output during the "sleep" time is latched in the last sampled state. The supply current is not affected by the output state.



**Chopper-Stabilized Technique.** The Hall element can be considered as a resistor array similar to a Wheatstone bridge. A large portion of the offset is a result of the mismatching of these resistors. These devices use a proprietary dynamic offset cancellation technique, with an internal high-frequency clock to reduce the residual offset voltage of the Hall element that is normally caused by device overmolding, temperature dependencies, and thermal stress. The chopper-stabilizing technique cancels the mismatching of the resistor circuit by changing the direction of the current flowing through the Hall plate using CMOS switches and Hall voltage measurement taps, while maintaing the Hallvoltage signal that is induced by the external magnetic flux. The signal is then captured by a sample-and-hold circuit and further processed using low-offset bipolar circuitry. This technique produces devices that have an extremely stable quiescent Hall output voltage, are immune to thermal stress, and have precise recoverability after temperature cycling. This technique will also slightly degrade the device output repeatability. A relatively high sampling frequency is used in order that faster signals can be processed.

More detailed descriptions of the circuit operation can be found in Technical Paper STP 97-10, *Monolithic Magnetic Hall Sensor Using Dynamic Quadrature Offset Cancellation* and Technical Paper STP 99-1, *Chopper-Stabilized Amplifiers With A Track-and-Hold Signal Demodulator*.





**Operation.** The output of this device switches low (turns on) when a magnetic field perpendicular to the Hall sensor exceeds the operate point  $B_{OPS}$  (or is less than  $B_{OPN}$ ). After turn-on, the output is capable of sinking up to 1 mA and the output voltage is  $V_{OUT(ON)}$ . When the magnetic field is reduced below the release point  $B_{RPS}$  (or increased above  $B_{RPN}$ ), the device output switches high (turns off). The difference in the magnetic operate and release points is the hysteresis  $(B_{hys})$  of the device. This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.

As used here, negative flux densities are defined as less than zero (algebraic convention) and -50 G is less than +10 G.



**Applications.** Allegro's pole-independent sensing technique allows for operation with either a north pole or south pole magnet orientation, enhancing the flexibility of the device in application assembling. The state-of-the-art technology provides the same output polarity for either pole face.

It is strongly recommended that an external bypass capacitor be connected (in close proximity to the Hall sensor) between the supply and ground of the device to reduce both external noise and noise generated by the chopper-stabilization technique. This is especially true due to the relatively high impedance of battery supplies.

The simplest form of magnet that will operate these devices is a bar magnet with either pole near the branded surface of the device. Many other methods of operation are possible. Extensive applications information on magnets and Hall-effect sensors is also available in the *Allegro Electronic Data Book* AMS-702 or *Application Note* 27701, or at

#### www.allegromicro.com







#### Package EL, 3-Contact MLP/DFN









Standard Branding Reference View

Y = Last two digits of year of manufacture

W = Week of manufacture N = Last two digits of device part number

reference JEDEC MO-229UCCD)

Dimensions in millimeters

Exact case and lead configuration at supplier discretion within limits shown

A Terminal #1 mark area

Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion)

Reference land pattern layout (reference IPC7351); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

Coplanarity includes exposed thermal pad and terminals

All Element (not to scale)

Active Area Depth, 0.18 mm NOM

Branding scale and appearance at supplier discretion

#### Package LH, 3-Pin (SOT-23W)



For Reference Only; not for tooling use (reference dwg. 802840) Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions
Exact case and lead configuration at supplier discretion within limits shown

Active Area Depth, 0.28 mm REF

Reference land pattern layout

All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances

A Branding scale and appearance at supplier discretion

hall element, not to scale



#### Package UA, 3-Pin SIP



Copyright ©2003-2008, Allegro MicroSystems, Inc.

The products described herein are manufactured under one or more of the following U.S. patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; 5,581,179; 5,517,112; 5,619,137; 5,621,319; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

