

# Octal D-Type Latch with 3-State Output

The MC74VHCT573A is an advanced high speed CMOS octal latch with 3–state output fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

This 8-bit D-type latch is controlled by a latch enable input and an output enable input. When the output enable input is high, the eight outputs are in a high impedance state.

The VHCT inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3V to 5.0V, because it has full 5V CMOS level output swings.

The VHCT573A input and output (when disabled) structures provide protection when voltages between 0V and 5.5V are applied, regardless of the supply voltage. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc.

- High Speed:  $t_{PD} = 7.7 \text{ns}$  (Typ) at  $V_{CC} = 5 \text{V}$
- Low Power Dissipation:  $I_{CC} = 4\mu A$  (Max) at  $T_A = 25^{\circ}C$
- TTL–Compatible Inputs:  $V_{IL} = 0.8V$ ;  $V_{IH} = 2.0V$
- Power Down Protection Provided on Inputs and Outputs
- Balanced Propagation Delays
- Designed for 4.5V to 5.5V Operating Range
- Low Noise: V<sub>OLP</sub> = 1.6V (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300mA
- ESD Performance: HBM > 2000V; Machine Model > 200V
- Chip Complexity: 234 FETs or 58.5 Equivalent Gates



Figure 1. Logic Diagram

## MC74VHCT573A



**DW SUFFIX** 20-LEAD SOIC WIDE PACKAGE CASE 751D-05



**DT SUFFIX** 20-LEAD TSSOP PACKAGE CASE 948E-02



M SUFFIX 20-LEAD SOIC EIAJ PACKAGE CASE 967-01

#### **ORDERING INFORMATION**

MC74VHCTXXXADW SOIC WIDE MC74VHCTXXXADT TSSOP MC74VHCTXXXAM SOIC EIAJ

#### **FUNCTION TABLE**

|         | INPUTS | OUTPUT |           |
|---------|--------|--------|-----------|
| OE LE D |        |        | Q         |
| L       | Н      | Н      | Н         |
| L       | Н      | L      | L         |
| L       | L      | X      | No Change |
| Н       | Х      | X      | Z         |



Figure 2. Pin Assignment

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                   |                                          | Value                                            | Unit |
|------------------|---------------------------------------------|------------------------------------------|--------------------------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                           |                                          | - 0.5 to + 7.0                                   | V    |
| V <sub>in</sub>  | DC Input Voltage                            |                                          | - 0.5 to + 7.0                                   | V    |
| V <sub>out</sub> | DC Output Voltage                           | Outputs in 3–State<br>High or Low State  | - 0.5 to + 7.0<br>- 0.5 to V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input Diode Current                         |                                          | - 20                                             | mA   |
| I <sub>OK</sub>  | Output Diode Current (V <sub>OUT</sub> < GI | ND; V <sub>OUT</sub> > V <sub>CC</sub> ) | ± 20                                             | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                  |                                          | ± 25                                             | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GN   | D Pins                                   | ± 75                                             | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air,             | SOIC Packages†<br>TSSOP Package†         | 500<br>450                                       | mW   |
| T <sub>stg</sub> | Storage Temperature                         |                                          | - 65 to + 150                                    | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

†Derating — SOIC Packages: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          |                          | Parameter                               | Min  | Max                    | Unit |
|---------------------------------|--------------------------|-----------------------------------------|------|------------------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage        |                                         | 4.5  | 5.5                    | V    |
| V <sub>in</sub>                 | DC Input Voltage         |                                         | 0    | 5.5                    | V    |
| V <sub>out</sub>                | DC Output Voltage        | Outputs in 3–State<br>High or Low State | 0    | 5.5<br>V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature    |                                         | - 40 | + 85                   | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time | V <sub>CC</sub> =5.0V ±0.5V             | 0    | 20                     | ns/V |

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                                                        |                                                                           | v <sub>cc</sub> |      | T <sub>A</sub> = 25°C | ;      | T <sub>A</sub> = -4 | 0 to 85°C |      |
|-----------------|------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|------|-----------------------|--------|---------------------|-----------|------|
| Symbol          | Parameter                                                              | Test Conditions                                                           | V               | Min  | Тур                   | Max    | Min                 | Max       | Unit |
| V <sub>IH</sub> | Minimum High–Level Input Voltage                                       |                                                                           | 4.5 to<br>5.5   | 2.0  |                       |        | 2.0                 |           | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Voltage                                        |                                                                           | 4.5 to<br>5.5   |      |                       | 0.8    |                     | 0.8       | V    |
| V <sub>OH</sub> | Minimum High-Level                                                     | $I_{OH} = -50\mu A$                                                       | 4.5             | 4.4  | 4.5                   |        | 4.4                 |           | V    |
|                 | Output Voltage<br>V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OH</sub> = - 8mA                                                   | 4.5             | 3.94 |                       |        | 3.80                |           | 1    |
| $V_{OL}$        | Maximum Low–Level                                                      | I <sub>OL</sub> = 50μA                                                    | 4.5             |      | 0.0                   | 0.1    |                     | 0.1       | V    |
|                 | Output Voltage<br>V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OL</sub> = 8mA                                                     | 4.5             |      |                       | 0.36   |                     | 0.44      | 1    |
| l <sub>in</sub> | Maximum Input<br>Leakage Current                                       | V <sub>in</sub> = 5.5 V or GND                                            | 0 to 5.5        |      |                       | ± 0.1  |                     | ± 1.0     | μА   |
| I <sub>OZ</sub> | Maximum 3–State<br>Leakage Current                                     | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or GND}$ | 5.5             |      |                       | ± 0.25 |                     | ± 2.5     | μА   |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current                                    | V <sub>in</sub> = V <sub>CC</sub> or GND                                  | 5.5             |      |                       | 4.0    |                     | 40.0      | μА   |

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{\rm CC}$ ). Unused outputs must be left open.

<sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied.

#### DC ELECTRICAL CHARACTERISTICS

|                  |                             |                                                                          | v <sub>cc</sub> | T <sub>A</sub> = 25°C |     |      | T <sub>A</sub> = - 40 | ) to 85°C |      |
|------------------|-----------------------------|--------------------------------------------------------------------------|-----------------|-----------------------|-----|------|-----------------------|-----------|------|
| Symbol           | Parameter                   | Test Conditions                                                          | v               | Min                   | Тур | Max  | Min                   | Max       | Unit |
| Ісст             | Quiescent Supply<br>Current | Per Input: V <sub>IN</sub> = 3.4V<br>Other Input: V <sub>CC</sub> or GND | 5.5             |                       |     | 1.35 |                       | 1.50      | mA   |
| I <sub>OPD</sub> | Output Leakage<br>Current   | V <sub>OUT</sub> = 5.5V                                                  | 0               |                       |     | 0.5  |                       | 5.0       | μА   |

#### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ )

|                                          |                                                                               |                                             |                              |     | T <sub>A</sub> = 25°C |              | $T_A = -40$ | ) to 85°C    |      |
|------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------|------------------------------|-----|-----------------------|--------------|-------------|--------------|------|
| Symbol                                   | Parameter                                                                     | Test Condi                                  | tions                        | Min | Тур                   | Max          | Min         | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Maximum Propagation Delay,<br>LE to Q                                         | $V_{CC} = 5.0 \pm 0.5 V$                    | $C_L = 15pF$<br>$C_L = 50pF$ |     | 7.7<br>8.5            | 12.3<br>13.3 | 1.0<br>1.0  | 13.5<br>14.5 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Maximum Propagation Delay, D to Q                                             | $V_{CC} = 5.0 \pm 0.5 V$                    | $C_L = 15pF$<br>$C_L = 50pF$ |     | 5.1<br>5.9            | 8.5<br>9.5   | 1.0<br>1.0  | 9.5<br>10.5  | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub>   | Output Enable Time,<br>OE to Q                                                | $V_{CC} = 5.0 \pm 0.5V$ $R_L = 1k\Omega$    | $C_L = 15pF$<br>$C_L = 50pF$ |     | 6.3<br>7.1            | 10.9<br>11.9 | 1.0<br>1.0  | 12.5<br>13.5 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub>   | Output Disable Time,<br>OE to Q                                               | $V_{CC} = 5.0 \pm 0.5V$<br>$R_L = 1k\Omega$ | C <sub>L</sub> = 50pF        |     | 8.8                   | 11.2         | 1.0         | 12.0         | ns   |
| t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | Output to Output Skew                                                         | V <sub>CC</sub> = 5.5 ± 0.5V<br>(Note 1.)   | C <sub>L</sub> = 50pF        |     |                       | 1.0          |             | 1.0          | ns   |
| C <sub>in</sub>                          | Maximum Input Capacitance                                                     |                                             |                              |     | 4                     | 10           |             | 10           | pF   |
| C <sub>out</sub>                         | Maximum Three–State Output<br>Capacitance (Output in<br>High–Impedance State) |                                             |                              |     | 6                     |              |             |              | pF   |

|          |                                         | Typical @ 25°C, V <sub>CC</sub> = 5.0V |    |
|----------|-----------------------------------------|----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Note 2.) | 25                                     | pF |

<sup>1.</sup> Parameter guaranteed by design.  $t_{OSLH} = |t_{PLHm} - t_{PLHn}|$ ,  $t_{OSHL} = |t_{PHLm} - t_{PHLn}|$ .

### **NOISE CHARACTERISTICS** (Input $t_f = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V)

|                  |                                              | T <sub>A</sub> = 25°C |      |      |
|------------------|----------------------------------------------|-----------------------|------|------|
| Symbol           | Parameter                                    | Тур                   | Max  | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 1.2                   | 1.6  | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.2                  | -1.6 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |                       | 2.0  | V    |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |                       | 0.8  | V    |

#### **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ns}$ )

|                   |                             |                          | T <sub>A</sub> = 25°C |       | T <sub>A</sub> = - 40<br>to 85°C |      |
|-------------------|-----------------------------|--------------------------|-----------------------|-------|----------------------------------|------|
| Symbol            | Parameter                   | Test Conditions          | Тур                   | Limit | Limit                            | Unit |
| t <sub>w(h)</sub> | Minimum Pulse Width, LE     | $V_{CC} = 5.0 \pm 0.5 V$ |                       | 6.5   | 8.5                              | ns   |
| t <sub>su</sub>   | Minimum Setup Time, D to LE | $V_{CC} = 5.0 \pm 0.5 V$ |                       | 1.5   | 1.5                              | ns   |
| t <sub>h</sub>    | Minimum Hold Time, D to LE  | $V_{CC} = 5.0 \pm 0.5 V$ |                       | 3.5   | 3.5                              | ns   |

<sup>2.</sup>  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/8$  (per latch).  $C_{PD}$  is used to determine the no–load dynamic power consumption;  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ .



Figure 3. Switching Waveform



Figure 5. Switching Waveform



\*Includes all probe and jig capacitance

Figure 7. Test Circuit



Figure 4. Switching Waveform



Figure 6. Switching Waveform



\*Includes all probe and jig capacitance

Figure 8. Test Circuit



Figure 9. Expanded Logic Diagram

### **OUTLINE DIMENSIONS**

#### **DW SUFFIX** SOIC **CASE 751D-05 ISSUE F**



- NOTES:
  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |
|-----|-------------|-------|--|--|--|
| DIM | MIN         | MAX   |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |
| Е   | 7.40        | 7.60  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |

#### **OUTLINE DIMENSIONS**

#### **DT SUFFIX TSSOP** CASE 948E-02 **ISSUE A**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- DIMENSION B DOES NOT INCLUDE INTERLEAD
   FLASH OR PROTRUSION. INTERLEAD FLASH OR
   PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM
  MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INC       | HES   |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 6.40     | 6.60   | 0.252     | 0.260 |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |
| С   |          | 1.20   |           | 0.047 |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |
| G   | 0.65     | BSC    | 0.026 BSC |       |
| Н   | 0.27     | 0.37   | 0.011     | 0.015 |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |
| L   | 6.40 BSC |        | 0.252     | BSC   |
| M   | 0°       | 8°     | 0°        | 8°    |

#### **OUTLINE DIMENSIONS**

#### **M SUFFIX SOIC EIAJ CASE 967-01 ISSUE O**



0.10 (0.004)





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982
- CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE
- TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH
  DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIN | IETERS | INC   | HES   |
|----------------|--------|--------|-------|-------|
| DIM            | MIN    | MAX    | MIN   | MAX   |
| Α              |        | 2.05   |       | 0.081 |
| A <sub>1</sub> | 0.05   | 0.20   | 0.002 | 0.008 |
| b              | 0.35   | 0.50   | 0.014 | 0.020 |
| C              | 0.18   | 0.27   | 0.007 | 0.011 |
| D              | 12.35  | 12.80  | 0.486 | 0.504 |
| Е              | 5.10   | 5.45   | 0.201 | 0.215 |
| е              | 1.27   | BSC    | 0.050 | BSC   |
| HE             | 7.40   | 8.20   | 0.291 | 0.323 |
| L              | 0.50   | 0.85   | 0.020 | 0.033 |
| LΕ             | 1.10   | 1.50   | 0.043 | 0.059 |
| M              | 0 °    | 10 °   | 0 °   | 10°   |
| Q1             | 0.70   | 0.90   | 0.028 | 0.035 |
| Z              |        | 0.81   |       | 0.032 |

are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes ON Semiconductor and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular without during the statistics of any products releast. Solicition makes its warranty, representation of guarantee regarding the statistics of any product or any product or any product or any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

0.13 (0.005) M

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET)

Email: ONlit-german@hibbertco.com

Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

#### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### **CENTRAL/SOUTH AMERICA:**

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

Toll-Free from Mexico: Dial 01-800-288-2872 for Access -

then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

**Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center

4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031 Phone: 81-3-5740-2700

Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.