# The W682310 & W682510 Dual-Channel CODECs The W682X10 series are dual channel voice CODECs featuring analog-to-digital and digital-to-analog conversion. They include complete $\mu$ -Law and A-Law companders (pin selectable) that comply with the specifications of the ITU-T G.711. In order to provide the cleanest signal possible, the W682X10 CODECs comply with the ITU-T G.712 recommendation for the Analog-to-Digital pre filters (also known as anti-aliasing filters) and the Digital-to-Analog post filter (signal smoothing filter). The W682310 & W682510 CODECs both contain an input analog power amplifier for the incoming voice. The power amplifier gain levels can be adjusted via a set of external resistors. The PCM interface for the W682X10 produces 8-bit digital data ( $\mu$ -Law or A-Law) at a sampling rate of 6kHz to 9kHz. It can communicate in two ways; parallel data output (each channel has its own data in and data out pins) or serial data output (single input and output pins contain both channels data in consecutive order). For evaluation and prototyping purposes, development kits, the W682310DK and W682510DK, provide the system designer with a flexible method of developing and testing an application on a single, standalone platform. W682310 and W682510 Signal Path ## **Preliminary Product Bulletin** #### **Features** - · Single supply voltage: - o W682310: 2.7 3.8V - o W682510: 4.5 5.5V - Typical power dissipation: 25mW, power-down: 0.5μW - Can directly drive 1.2 K $\Omega$ load (W682310) or a 600 $\Omega$ transformer (w682510) - 6 kHz to 9 kHz sampling rate (spec guarantied at 8 kHz) - · Built-in PLL eliminates the need for a master clock - Supported data rates of: 64 / 128 / 256 / 512 / 1024 / 2048 kHz, 96 / 192 / 384 / 768 / 1536 / 1544 / 200 kHz - Pin-selectable μ-Law and A-Law companding (fully compliant with ITU-T G.711) - PCM interface can be switched between serial or parallel data delivery - Temperature range: Industrial grade (-40°C to 85°C) - Packaging: - W682310: 24-pin SOP, 20-pin SSOP - W682510: 24-pin SOP, 20-pin SSOP, PDIP #### Benefits - · Low power, competitive solutions - System level customization - Reduces board footprint and number of external components - Cross references with other dual channel CODECs: - o W682310 = OKI MSM7704-01 - W682510 = OKI MSM7533V #### **CODEC Applications** - PABX/SOHO systems - Local loop card - Fiber-to-the-curb equipment - Enterprise phones - Digital telephone systems - ISDN equipment - Speakerphones - Automotive/Telematics #### Development System Features - 9V power supply that enables use of a standard battery cell - Dedicated board space for prototyping - Two handset hookups - Adjustable bit rate - A large set of dip switches to control various arguments (e.g. bit rate, A/μ-Law, PCM interface) ### W682310 /W682510 Block Diagram | PDIP<br>SSOP | SOP | Pin Name | Functionality<br>(CH1 = Channel 1, CH2 = Channel 2) | | |--------------|-----|------------------|-----------------------------------------------------------|----------------------------------------------------------| | 1 | 1 | V <sub>REF</sub> | A bypass for the on-chip signal ground voltage reference. | $V_{REF}$ $1 \bullet$ $24$ $AI2$ $RO2$ $22$ $23$ $AO2$ - | | 2 | 2 | RO2 | CH2 Non-Inverting receive output. | NC = 3 2 25 AO1- | | 3 | 4 | RO1 | CH1 Non-Inverting receive output. | RO1 = 4 21 AI1 | | 4 | 5 | PUI | Power up indicator. | PUI 5 W682310 20 NC PCMMS 6 W682510 19 A/μ-Law | | 5 | 6 | PCMMS | PCM mode select input (serial or parallel data interface) | NC = 7 CHANNEL 18 VSSA | | 6 | 8 | $V_{DD}$ | Positive power supply. | V <sub>DD</sub> = 8 CODEC 17 NC | | 7 | 9 | $V_{SSD}$ | Digital ground power supply. | V <sub>SSD</sub> = 9 16 BCLK<br>FSR = 10 15 FST | | 8 | 10 | FSR | Receive Frame Sync input. | PCMR2 = 11 14 PCMT2 | | 9 | 11 | PCMR2 | CH2 PCM input data receive. | PCMR1 = 12 13 PCMT1 | | 10 | 12 | PCMR1 | CH1 PCM input data receive. | SOP | | 11 | 13 | PCMT1 | CH1 PCM output data transmit pin. | V <sub>REF</sub> □ 1 • 20 □ AI2 | | 12 | 14 | PCMT2 | CH2 PCM output data transmit pin. | RO2 = 2 19 AO2- | | 13 | 15 | FST | Transmit Frame Sync input. | RO1 3 18 AO1-<br>PUI 4 17 AI1 | | 14 | 16 | BCLK | CH1 and CH2 transmit and receive bit clock input. | PCMMS 5 W682310 16 A/μ-Law | | 15 | 18 | $V_{SSA}$ | Analog ground power supply. | V <sub>DD</sub> 6 DIAI 15 V <sub>SSA</sub> | | 16 | 19 | A/μ-Law | A-Law / μ-Law companding select pin. | CHANNEL FST | | 17 | 21 | Al1 | CH1 Non-Inverting Transmit input. | PCMR2 = 9 CODEC 12 PCMT2 | | 18 | 22 | AO1- | CH1 inverting Transmit Output of the first gain stage. | PCMR1 = 10 11 PCMT1 | | 19 | 23 | AO2- | CH2 inverting Transmit Output of the first gain stage. | PDIP/SSOP | | 20 | 24 | Al2 | CH2 Non-Inverting Transmit input. | 1 | #### To order products or for more information: Winbond Electronics Corporation America 2727 N. First Street San Jose, CA 95134 Tel: 1-800-677-0769 (U.S. Only), 408-943-6666 Fax: 408-544-1789 E-mail: <u>info@winbond-usa.com</u> Web: <u>www.winbond-usa.com</u> **Note:** For more details on Winbond's W682310 & W682510 CODEC solutions, please refer to Winbond America's web site: http://www.winbond-usa.com Winbond is a registered trademark of Winbond Electronics Corporation. All other trademarks and logos are the properties of their respective owners. owners. Winbond CIDPB1-0901