

### STSJ50NH3LL

# N-channel 30 V - 0.008 Ω - 12 A - PowerSO-8™ ultra low gate charge STripFET™ Power MOSFET

#### **Features**

| Туре        | V <sub>DSS</sub> | V <sub>DSS</sub> R <sub>DS(on)</sub> (max) |                    |
|-------------|------------------|--------------------------------------------|--------------------|
| STSJ50NH3LL | 30V              | < 0.0105Ω                                  | 12A <sup>(1)</sup> |

- Optimal R<sub>DS(on)</sub> x Qg trade-off @ 4.5V
- Reduced switching losses
- Reduced conduction losses
- Improved junction-case thermal resistance

#### **Applications**

■ Switching application

#### **Description**

This series utilizes the latest advanced design rules of ST's proprietary STripFET™ technology, and a propriertary process for integrating a monolithic Scottky diode. The new Power MOSFET is optimized for the most demanding synchronous switch function in DC-DC converter for computer and telecom.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code  | Marking | Package   | Packaging   |
|-------------|---------|-----------|-------------|
| STSJ50NH3LL | 50H3LL- | PowerSO-8 | Tape & reel |

Contents STSJ50NH3LL

# **Contents**

| 1 | Electrical ratings                      |
|---|-----------------------------------------|
| 2 | Electrical characteristics              |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuit                            |
| 4 | Package mechanical data                 |
| 5 | Revision history                        |

STSJ50NH3LL Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                                                                        | Value      | Unit   |
|------------------------------------|--------------------------------------------------------------------------------------------------|------------|--------|
| $V_{DS}$                           | Drain-source voltage (V <sub>GS</sub> = 0)                                                       | 30         | V      |
| V <sub>GS</sub> <sup>(1)</sup>     | Gate-source voltage                                                                              | ±16        | V      |
| V <sub>GS</sub> <sup>(2)</sup>     | Gate-source voltage                                                                              | ±18        | V      |
| I <sub>D</sub> <sup>(4)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25°C                                              | 50         | Α      |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> =25°C                                               | 12         | А      |
| I <sub>D</sub> <sup>(4)</sup>      | Drain current (continuous) at T <sub>C</sub> =100°C                                              | 31.3       | Α      |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> =100°C                                              | 7.5        | Α      |
| I <sub>DM</sub> <sup>(5)</sup>     | Drain current (pulsed)                                                                           | 48         | Α      |
| P <sub>TOT</sub>                   | Total dissipation at $T_C = 25^{\circ}C^{(3)}$<br>Total dissipation at $T_C = 25^{\circ}C^{(4)}$ | 3<br>50    | W<br>W |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature                                            | -55 to 150 | °C     |

- 1. Continuous mode
- 2. Guaranteed for test time  $\leq$  15ms
- 3. This value is rated accordingly to Rthj-pcb
- 4. This value is rated accordingly to Rthj-c
- 5. Pulse width limited by safe operating area

Table 3. Thermal resistance

| Symbol                              | Parameter                            | Value | Unit |
|-------------------------------------|--------------------------------------|-------|------|
| R <sub>thj-c</sub>                  | Thermal resistance junction-case Max | 2.5   | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb Max  | 42    | °C/W |

<sup>1.</sup> When mounted on 1 inch² FR-4 board, 2oz Cu (t<10sec.)

Table 4. Avalanche data

| Symbol          | Parameter                                                                | Value | Unit |
|-----------------|--------------------------------------------------------------------------|-------|------|
| I <sub>AV</sub> | Not repetitive avalanche current                                         | 7.5   | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting Tj=25 °C, I <sub>D</sub> =7.5 A) | 150   | mJ   |

Electrical characteristics STSJ50NH3LL

# 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                             | Parameter Test conditions                                                                                   |    | Тур.           | Max.            | Unit                     |
|----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----|----------------|-----------------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | $I_D = 250 \mu A, V_{GS} = 0$                                                                               | 30 |                |                 | ٧                        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating<br>$V_{DS}$ = Max rating $T_{C}$ =125°C                                               |    |                | 1<br>10         | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±16 V                                                                                     |    |                | ±100            | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                                                       | 1  |                |                 | ٧                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | $V_{GS}$ = 10 V, $I_{D}$ = 6 A $V_{GS}$ = 4.5 V, $I_{D}$ = 6 A                                              |    | 0.008<br>0.010 | 0.0105<br>0.013 | Ω                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6 A @125°C<br>V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 6 A @125°C |    | 0.012<br>0.016 |                 | Ω                        |

Table 6. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                                      | Min. | Тур.             | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|------------------|------|----------------|
| 9fs (1)                                                  | Forward transconductance                                          | $V_{DS} = 10 \text{ V}, I_D = 12 \text{ A}$                                          |      | 38               |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | V <sub>DS</sub> =25 V, f=1 MHz, V <sub>GS</sub> =0                                   |      | 965<br>285<br>38 |      | pF<br>pF<br>pF |
| $egin{array}{c} Q_{ m g} \ Q_{ m gd} \end{array}$        | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | V <sub>DD</sub> =15 V, I <sub>D</sub> =12 A<br>V <sub>GS</sub> =4.5V,(see Figure 16) |      | 9<br>3.7<br>3    | 12   | nC<br>nC<br>nC |
| R <sub>G</sub>                                           | Gate input resistance                                             | f=1 MHz Gate DC Bias=0<br>Test signal level =20 mv<br>open drain                     | 0.5  | 1.5              | 2.5  | Ω              |

<sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Table 7. Switching times

| Symbol                               | Parameter                        | Test conditions                                                                       | Min. | Тур.      | Max. | Unit     |
|--------------------------------------|----------------------------------|---------------------------------------------------------------------------------------|------|-----------|------|----------|
| t <sub>d(on)</sub><br>t <sub>r</sub> | Turn-on delay time<br>Rise time  | $V_{DD}$ =15 V, $I_{D}$ =6 A, $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =4.5 V (see Figure 15) |      | 15<br>32  |      | ns<br>ns |
| t <sub>d(off)</sub>                  | Turn-off delay time<br>Fall time | $V_{DD}$ =15 V, $I_{D}$ =6 A, $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =4.5 V (see Figure 15) |      | 18<br>8.5 |      | ns<br>ns |

Table 8. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                         | Min. | Тур.               | Max.     | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|--------------------|----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current<br>(pulsed)               |                                                                                         |      |                    | 12<br>48 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | I <sub>SD</sub> =12 A, V <sub>GS</sub> =0                                               |      |                    | 1.3      | ٧             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ =12 A, di/dt = 100 A/ $\mu$ s,<br>$V_{DD}$ =20 V, Tj=150 °C<br>(see Figure 20) |      | 24<br>17.4<br>1.45 |          | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Electrical characteristics STSJ50NH3LL

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance





Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Transconductance

Figure 7. Static drain-source on resistance





Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on resistance vs temperature



Figure 12. Source-drain diode forward characteristics

Figure 13. Normalized B<sub>VDSS</sub> vs temperature



Electrical characteristics STSJ50NH3LL

Figure 14. Allowable lav vs time in avalanche



The previous curve gives the single pulse safe operating area for unclamped inductive loads under the following conditions:

$$P_{D(AVE)} = 0.5*(1.3*BV_{DSS}*I_{AV})$$

$$EAS_{(AR)} = P_{D(AVE)} *t_{AV}$$

Where:

I<sub>AV</sub> is the allowable current in avalanche

 $P_{D(AVE)}$  is the average power dissipation in avalanche (single pulse)

 $t_{av}$  is the time in avalanche

STSJ50NH3LL Test circuit

#### 3 Test circuit

Figure 15. Switching times test circuit for resistive load

Figure 16. Gate charge test circuit



Figure 17. Test circuit for inductive load switching and diode recovery times

Figure 18. Unclamped inductive load test circuit



Figure 19. Unclamped inductive waveform

Figure 20. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

#### PowerSO-8™ MECHANICAL DATA

| DIM. |      | mm.  |       |        | inch  |       |
|------|------|------|-------|--------|-------|-------|
| DIW. | MIN. | TYP  | MAX.  | MIN.   | TYP.  | MAX.  |
| Α    |      |      | 1.75  |        |       | 0.068 |
| a1   | 0.1  |      | 0.25  | 0.003  |       | 0.009 |
| a2   |      |      | 1.65  |        |       | 0.064 |
| а3   | 0.65 |      | 0.85  | 0.025  |       | 0.033 |
| b    | 0.35 |      | 0.48  | 0.013  |       | 0.018 |
| b1   | 0.19 |      | 0.25  | 0.007  |       | 0.010 |
| С    | 0.25 |      | 0.5   | 0.010  |       | 0.019 |
| c1   |      |      | 45°   | (typ.) |       | •     |
| D    | 4.8  |      | 5.0   | 0.188  |       | 0.196 |
| Е    | 5.8  |      | 6.2   | 0.228  |       | 0.244 |
| е    |      | 1.27 |       |        | 0.050 |       |
| e3   |      | 3.81 |       |        | 0.150 |       |
| e4   |      | 2.79 |       |        | 0.110 |       |
| F    | 3.8  |      | 4.0   | 0.14   |       | 0.157 |
| L    | 0.4  |      | 1.27  | 0.015  |       | 0.050 |
| М    |      |      | 0.6   |        |       | 0.023 |
| S    |      |      | 8° (r | nax.)  | •     |       |



Revision history STSJ50NH3LL

# 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                 |
|-------------|----------|-----------------------------------------|
| 21-Jul-2004 | 1        | Initial release.                        |
| 24-May-2005 | 2        | New value on <i>Table 7</i>             |
| 23-Jun-2005 | 3        | New Rg value on <i>Table 7</i>          |
| 16-Nov-2005 | 4        | Complete version                        |
| 30-Mar-2006 | 5        | New template                            |
| 10-Dec-2007 | 6        | Updated data on Table 4: Avalanche data |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com