

## N-Channel 150-V (D-S) MOSFET

### PRODUCT SUMMARY

| $V_{DS}$ (V) | $R_{DS(on)}$ ( $\Omega$ ) | $I_D$ (A) | $Q_g$ (Typ.) |
|--------------|---------------------------|-----------|--------------|
| 150          | 0.135 at $V_{GS} = 10$ V  | 3.4       | 20 nC        |
|              | 0.142 at $V_{GS} = 6$ V   | 3.3       |              |

### FEATURES

- Halogen-free According to IEC 61249-2-21 Available
- PWM-Optimized TrenchFET® Power MOSFET
- 100 %  $R_g$  Tested
- Avalanche Tested



PowerPAK® 1212-8



Ordering Information: Si7818DN-T1-E3 (Lead (Pb)-free)  
Si7818DN-T1-GE3 (Lead (Pb)-free and Halogen-free)

### APPLICATIONS

- Primary Side Switching Circuits



N-Channel MOSFET

### ABSOLUTE MAXIMUM RATINGS $T_A = 25$ °C, unless otherwise noted

| Parameter                                                    | Symbol         | 10 s       | Steady State | Unit |
|--------------------------------------------------------------|----------------|------------|--------------|------|
| Drain-Source Voltage                                         | $V_{DS}$       | 150        | $\pm 20$     | V    |
| Gate-Source Voltage                                          | $V_{GS}$       |            |              |      |
| Continuous Drain Current ( $T_J = 150$ °C) <sup>a</sup>      | $I_D$          | 3.4        | 2.2          | A    |
|                                                              |                | 2.7        | 1.7          |      |
| Pulsed Drain Current                                         | $I_{DM}$       | 10         | 1.3          | A    |
| Continuous Source Current (Diode Conduction) <sup>a</sup>    | $I_S$          |            |              |      |
| Single Avalanche Current                                     | $I_{AS}$       | 9          | 4            | mJ   |
| Single Avalanche Energy                                      | $E_{AS}$       |            |              |      |
| Maximum Power Dissipation <sup>a</sup>                       | $P_D$          | 3.8        | 1.5          | W    |
|                                                              |                | 2.0        | 0.8          |      |
| Operating Junction and Storage Temperature Range             | $T_J, T_{stg}$ | -55 to 150 | 260          | °C   |
| Soldering Recommendations (Peak Temperature) <sup>b, c</sup> |                |            |              |      |

### THERMAL RESISTANCE RATINGS

| Parameter                                | Symbol     | Typical | Maximum | Unit |
|------------------------------------------|------------|---------|---------|------|
| Maximum Junction-to-Ambient <sup>a</sup> | $R_{thJA}$ | 26      | 33      | °C/W |
|                                          |            | 65      | 81      |      |
| Maximum Junction-to-Case (Drain)         | $R_{thJC}$ | 1.9     | 2.4     |      |

Notes:

- Surface Mounted on 1" x 1" FR4 board.
- See Reliability Manual for profile. The PowerPAK 1212-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solderinterconnection.
- Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components.

**MOSFET SPECIFICATIONS**  $T_J = 25^\circ\text{C}$ , unless otherwise noted

| Parameter                           | Symbol              | Test Conditions                                                                                                       | Min. | Typ.  | Max.      | Unit          |          |
|-------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------|-----------|---------------|----------|
| <b>Static</b>                       |                     |                                                                                                                       |      |       |           |               |          |
| Gate Threshold Voltage              | $V_{GS(\text{th})}$ | $V_{DS} = V_{GS}$ , $I_D = 250 \mu\text{A}$                                                                           | 2    |       | 4         | V             |          |
| Gate-Body Leakage                   | $I_{GSS}$           | $V_{DS} = 0 \text{ V}$ , $V_{GS} = \pm 20 \text{ V}$                                                                  |      |       | $\pm 100$ | nA            |          |
| Zero Gate Voltage Drain Current     | $I_{DSS}$           | $V_{DS} = 150 \text{ V}$ , $V_{GS} = 0 \text{ V}$                                                                     |      |       | 1         | $\mu\text{A}$ |          |
|                                     |                     | $V_{DS} = 150 \text{ V}$ , $V_{GS} = 0 \text{ V}$ , $T_J = 55^\circ\text{C}$                                          |      |       | 5         |               |          |
|                                     |                     | $V_{DS} \geq 5 \text{ V}$ , $V_{GS} = 10 \text{ V}$                                                                   | 10   |       |           | A             |          |
| On-State Drain Current <sup>a</sup> | $I_{D(\text{on})}$  | $V_{GS} = 10 \text{ V}$ , $I_D = 3.4 \text{ A}$                                                                       |      | 0.112 | 0.135     | $\Omega$      |          |
|                                     |                     | $V_{GS} = 6 \text{ V}$ , $I_D = 3.3 \text{ A}$                                                                        |      | 0.117 | 0.142     |               |          |
|                                     |                     | $V_{DS} = 15 \text{ V}$ , $I_D = 3.4 \text{ A}$                                                                       |      | 17    |           | S             |          |
| Diode Forward Voltage <sup>a</sup>  | $V_{SD}$            | $I_S = 3.2 \text{ A}$ , $V_{GS} = 0 \text{ V}$                                                                        |      | 0.78  | 1.2       | V             |          |
| <b>Dynamic<sup>b</sup></b>          |                     |                                                                                                                       |      |       |           |               |          |
| Total Gate Charge                   | $Q_g$               | $V_{DS} = 75 \text{ V}$ , $V_{GS} = 10 \text{ V}$ , $I_D = 3.4 \text{ A}$                                             |      | 20    | 30        | nC            |          |
| Gate-Source Charge                  | $Q_{gs}$            |                                                                                                                       |      | 2.7   |           |               |          |
| Gate-Drain Charge                   | $Q_{gd}$            |                                                                                                                       |      | 4.7   |           |               |          |
| Gate Resistance                     | $R_g$               | $f = 1 \text{ MHz}$                                                                                                   |      | 0.8   | 1.7       | 2.6           | $\Omega$ |
| Turn-On Delay Time                  | $t_{d(\text{on})}$  | $V_{DD} = 100 \text{ V}$ , $R_L = 100 \Omega$<br>$I_D \geq 1 \text{ A}$ , $V_{GEN} = 10 \text{ V}$ , $R_g = 6 \Omega$ |      | 10    | 15        | ns            |          |
| Rise Time                           | $t_r$               |                                                                                                                       |      | 10    | 15        |               |          |
| Turn-Off Delay Time                 | $t_{d(\text{off})}$ |                                                                                                                       |      | 25    | 40        |               |          |
| Fall Time                           | $t_f$               |                                                                                                                       |      | 15    | 25        |               |          |
| Source-Drain Reverse Recovery Time  | $t_{rr}$            |                                                                                                                       |      | 50    | 75        |               |          |
| Reverse Recovery Charge             | $Q_{rr}$            | $I_F = 3.2 \text{ A}$ , $dI/dt = 100 \text{ A}/\mu\text{s}$                                                           |      | 100   | 150       | nC            |          |

Notes:

a. Pulse test; pulse width  $\leq 300 \mu\text{s}$ , duty cycle  $\leq 2\%$ .

b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**TYPICAL CHARACTERISTICS**  $25^\circ\text{C}$ , unless otherwise noted


**TYPICAL CHARACTERISTICS** 25 °C, unless otherwise noted

**On-Resistance vs. Drain Current**

**Capacitance**

**Gate Charge**

**On-Resistance vs. Junction Temperature**

**Source-Drain Diode Forward Voltage**

**On-Resistance vs. Gate-to-Source Voltage**

**TYPICAL CHARACTERISTICS** 25 °C, unless otherwise noted


**TYPICAL CHARACTERISTICS** 25 °C, unless otherwise noted


Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see [www.vishay.com/ppg?73252](http://www.vishay.com/ppg?73252).



### Disclaimer

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.